

MC68HC11PA8

# MC68HC11PA8 MC68HC711PA8 MC68HC11PB8 MC68HC711PB8

TECHNICAL DATA





| 1  | INTRODUCTION                             |
|----|------------------------------------------|
| 2  | PIN DESCRIPTIONS                         |
| 3  | CPU CORE AND INSTRUCTION SET             |
| 4  | OPERATING MODES AND ON-CHIP MEMORY       |
| 5  | RESETS AND INTERRUPTS                    |
| 6  | PARALLEL INPUT/OUTPUT                    |
| 7  | SERIAL COMMUNICATIONS INTERFACE          |
| 8  | I <sup>2</sup> C BUS                     |
| 9  | SERIAL PERIPHERAL INTERFACE              |
| 10 | TIMING SYSTEM                            |
| 11 | ANALOG-TO-DIGITAL CONVERTER              |
| Α  | ELECTRICAL SPECIFICATIONS                |
| Β  | MECHANICAL DATA AND ORDERING INFORMATION |
| С  | DEVELOPMENT SUPPORT                      |

| 1  | INTRODUCTION                             |
|----|------------------------------------------|
| 2  | PIN DESCRIPTIONS                         |
| 3  | CPU CORE AND INSTRUCTION SET             |
| 4  | OPERATING MODES AND ON-CHIP MEMORY       |
| 5  | RESETS AND INTERRUPTS                    |
| 6  | PARALLEL INPUT/OUTPUT                    |
| 7  | SERIAL COMMUNICATIONS INTERFACE          |
| 8  | I <sup>2</sup> C BUS                     |
| 9  | SERIAL PERIPHERAL INTERFACE              |
| 10 | TIMING SYSTEM                            |
| 11 | ANALOG-TO-DIGITAL CONVERTER              |
| Α  | ELECTRICAL SPECIFICATIONS                |
| Β  | MECHANICAL DATA AND ORDERING INFORMATION |
| С  | DEVELOPMENT SUPPORT                      |
|    |                                          |

# MC68HC11PA8/ MC68HC11PB8 MC68HC711PA8/ MC68HC711PB8

# High-density complementary metal oxide semiconductor (HCMOS) microcontroller unit

All Trade Marks recognized. This document contains information on new products. Specifications and information herein are subject to change without notice.

All products are sold on Motorola's Terms & Conditions of Supply. In ordering a product covered by this document the Customer agrees to be bound by those Terms & Conditions and nothing contained in this document constitutes or forms part of a contract (with the exception of the contents of this Notice). A copy of Motorola's Terms & Conditions of Supply is available on request.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

The Customer should ensure that it has the most up to date version of the document by contacting its local Motorola office. This document supersedes any earlier documentation relating to the products referred to herein. The information contained in this document is current at the date of publication. It may subsequently be updated, revised or withdrawn.

## Conventions

Where abbreviations are used in the text, an explanation can be found in the glossary, at the back of this manual. Register and bit mnemonics are defined in the paragraphs describing them.

An overbar is used to designate an active-low signal, eg: RESET.

Because the bits in any one register are not necessarily linked by a common function, the description of a register may appear in several sections referring to different aspects of device operation. A full description of a bit is given only in a section in which it has relevance. Elsewhere, it appears shaded in the register diagram and is only briefly described.

When the state of a bit on reset is described as 'x', this means that its state depends on factors such as the operating mode selected. A 'u' indicates that the bit's state on reset is undefined.

### CUSTOMER FEEDBACK QUESTIONNAIRE (MC68HC11PA8/D)

Motorola wishes to continue to improve the quality of its documentation. We would welcome your feedback on the publication you have just received. Having used the document, please complete this card (or a photocopy of it, if you prefer).

1. How would you rate the quality of the document? Check one box in each category.

Т

- Cut along this line to remove

|    |                   | Excellent               | Po           | or             |                          | Excellent       |             | Poor       |             |
|----|-------------------|-------------------------|--------------|----------------|--------------------------|-----------------|-------------|------------|-------------|
|    | Organization      |                         |              | ]              | Tables                   |                 |             |            |             |
|    | Readability       |                         |              | ]              | Table of contents        |                 |             |            |             |
|    | Understandabi     | ility 🔲 🗍               |              | 3              | Index                    |                 |             |            |             |
|    | Accuracy          |                         |              | 3              | Page size/binding        |                 |             |            |             |
|    | Illustrations     |                         |              | ]              | Overall impression       |                 |             |            |             |
|    | Comments:         |                         |              |                |                          |                 |             |            |             |
| 2. | What is your in   | ntended use for this d  | ocument?     | If more than   | one option applies, pl   | ease rank the   | em (1, 2, 3 | 3).        |             |
|    | Selection of de   | evice for new applicat  | ion          |                | Other Please             | e specify:      |             |            |             |
|    | System design     | 1                       |              |                |                          |                 |             |            |             |
|    | Training purpo    | Ses                     |              | J              |                          |                 |             |            |             |
| 3. | How well does     | this manual enable      | you to perfo | orm the task(  | s) outlined in question  | 2?              |             |            |             |
|    |                   | Completely              | Not          | at all         | Comments:                |                 |             |            |             |
|    |                   |                         |              |                |                          |                 |             |            |             |
| 4. | How easy is it    | to find the information | n you are lo | oking for?     |                          |                 |             |            |             |
|    |                   | Easy                    | Diffi        | cult           | Comments:                |                 |             |            |             |
|    |                   |                         |              | 1              |                          |                 |             |            |             |
| 5. | Is the level of t | echnical detail in the  | following s  | ections suffic | cient to allow you to ur | nderstand ho    | w the devi  | ice functi | ons?        |
|    |                   |                         |              |                |                          | Too little deta | ail<br>— —  | Тос        | much detail |
|    | SECTION 1         | INTRODUCTION            |              |                |                          |                 | ᆗ님          |            | ų           |
|    | SECTION 2         | PIN DESCRIPTION         | 1S           |                |                          |                 | ᆗᅛ          |            | L.          |
|    | SECTION 3         | CPU CORE AND I          | NSTRUCTI     | ON SET         | 1001                     |                 | ┥┥          |            |             |
|    | SECTION 4         |                         |              | N-CHIP MEI     | MORY                     |                 | ┥┝┥         |            |             |
|    | SECTION 5         |                         |              |                |                          |                 | ╡┝╡         |            |             |
|    | SECTION 7         |                         |              |                | -                        |                 | ╡           |            |             |
|    | SECTION 8         |                         | ICATIONS     | INTERFACE      | -                        |                 | ╡┝╡         |            |             |
|    | SECTION 9         |                         |              | FACE           |                          |                 | ╡┝╡         |            |             |
|    | SECTION 10        | TIMING SYSTEM           |              | INCL           |                          |                 |             |            |             |
|    | SECTION 11        | ANALOG-TO-DIGI          | TAL CONV     | FRTFR          |                          |                 |             |            |             |
|    | SECTION A         | FLECTRICAL SPE          |              | NS             |                          |                 |             |            |             |
|    | SECTION B         | MECHANICAL DA           | TA AND OF    |                | FORMATION                |                 |             |            | H           |
|    | SECTION C         | DEVELOPMENT S           | UPPORT       |                |                          |                 | 5 6         |            |             |
|    | Comments:         |                         |              |                |                          |                 |             |            |             |
| 3. | Have you foun     | d any errors? If so, p  | lease comm   | nent:          |                          |                 |             |            |             |
|    |                   |                         |              |                |                          |                 |             |            |             |
| 7. | From your poir    | nt of view, is anything | missing fro  | om the docu    | ment? If so, please say  | y what:         |             |            |             |

|                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                  | -                                   | Y                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------|
| <ol> <li>How could we improve this document?</li> </ol>                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                  |                                     |                                   |
| 9. How would you rate Motorola's documentation?                                                                                                                                                                                                                                                                     | Poor                                                                                                                                                                                                                                             |                                     |                                   |
| <ul> <li>In general</li> <li>Against other semiconductor suppliers</li> <li>Which semiconductor manufacturer provides the best</li> <li>Which company (in any field) provides the best techr</li> <li>How many years have you worked with microprocess</li> <li>Less than 1 year 1 – 3 years 3 – 5 years</li> </ul> | sors?                                                                                                                                                                                                                                            |                                     |                                   |
| - <i>S</i>                                                                                                                                                                                                                                                                                                          | econd fold back along this line –                                                                                                                                                                                                                | 1                                   |                                   |
| <section-header><section-header><section-header><section-header><section-header></section-header></section-header></section-header></section-header></section-header>                                                                                                                                               | NE PAS AFFRANCHIR         DO STAMP REQUIRED         NOTORIA LTd.,         Colvilles Road,         Kelvin Industrial Estate,         RAST KILBRIDE,         GRAT BRITAIN.         F.A.O. Technical Publications Group         (re. MC68HC11PA8/D) | - First fold back along this line - | – Cut along this line to remove – |
|                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                  |                                     |                                   |
| <ul> <li>Currently there is some discussion in the semiconduc form. If you have any opinion on this subject, please</li> </ul>                                                                                                                                                                                      | Third fold back along this line –<br>tor industry regarding a move towards providing data sheets in e<br>comment.                                                                                                                                |                                     |                                   |
| 14. We would be grateful if you would supply the followin         Name:         Position:         Department:         Company:         Address:                                                                                                                                                                     | ng information (at your discretion), or attach your card. Phone No: FAX No:                                                                                                                                                                      |                                     |                                   |
| Thank you for helping us improve our documentation<br>Technical Publications Manager, Motorola Ltd., Scotl                                                                                                                                                                                                          | n,<br>land.                                                                                                                                                                                                                                      |                                     |                                   |

## TABLE OF CONTENTS

Paragraph Number

### TITLE

Page Number

### 1 INTRODUCTION

| 1.1 | Features     | 1- | 1 |
|-----|--------------|----|---|
| 1.2 | Mask options | 1- | 2 |

## 2 PIN DESCRIPTIONS

| 2.1     | VDD and VSS                                           |
|---------|-------------------------------------------------------|
| 2.2     | RESET                                                 |
| 2.3     | Crystal driver and external clock input (XTAL, EXTAL) |
| 2.4     | E clock output (E)                                    |
| 2.5     | Phase-locked loop (XFC, VDDSYN)2-6                    |
| 2.5.1   | PLL operation2-7                                      |
| 2.5.2   | Synchronization of PLL with subsystems2-8             |
| 2.5.3   | Changing the PLL frequency 2-8                        |
| 2.5.4   | PLL registers2-8                                      |
| 2.5.4.1 | PLLCR — PLL control register2-9                       |
| 2.5.4.2 | 2 SYNR — Synthesizer program register 2-11            |
| 2.6     | Interrupt request (IRQ)                               |
| 2.7     | Nonmaskable interrupt (XIRQ/VPPE)2-12                 |
| 2.8     | MODA and MODB (MODA/LIR and MODB/VSTBY)2-13           |
| 2.9     | VRH and VRL                                           |
| 2.10    | PG7/R/W                                               |
| 2.11    | Port signals2-14                                      |
| 2.11.1  | Port A                                                |
| 2.11.2  | Port B                                                |
| 2.11.3  | Port C2-15                                            |
| 2.11.4  | Port D                                                |
| 2.11.5  | Port E 2-16                                           |
| 2.11.6  | Port F 2-17                                           |
| 2.11.7  | Port G 2-17                                           |

### TITLE

## 3

## CPU CORE AND INSTRUCTION SET

| 3.1     | Registers                     | 3-1 |
|---------|-------------------------------|-----|
| 3.1.1   | Accumulators A, B and D       | 3-2 |
| 3.1.2   | Index register X (IX)         | 3-2 |
| 3.1.3   | Index register Y (IY)         | 3-2 |
| 3.1.4   | Stack pointer (SP)            | 3-2 |
| 3.1.5   | Program counter (PC)          | 3-4 |
| 3.1.6   | Condition code register (CCR) | 3-4 |
| 3.1.6.1 | Carry/borrow (C)              | 3-5 |
| 3.1.6.2 | Overflow (V)                  | 3-5 |
| 3.1.6.3 | Zero (Z)                      | 3-5 |
| 3.1.6.4 | Negative (N)                  | 3-5 |
| 3.1.6.5 | Interrupt mask (I)            | 3-5 |
| 3.1.6.6 | Half carry (H)                | 3-6 |
| 3.1.6.7 | X interrupt mask (X)          | 3-6 |
| 3.1.6.8 | Stop disable (S)              | 3-6 |
| 3.2     | Data types                    | 3-6 |
| 3.3     | Opcodes and operands          | 3-7 |
| 3.4     | Addressing modes              | 3-7 |
| 3.5     | Immediate (IMM)               | 3-7 |
| 3.5.1   | Direct (DIR)                  | 3-7 |
| 3.5.2   | Extended (EXT)                | 3-8 |
| 3.5.3   | Indexed (IND, X; IND, Y)      | 3-8 |
| 3.5.4   | Inherent (INH)                | 3-8 |
| 3.5.5   | Relative (REL)                | 3-8 |
| 3.6     | Instruction set               | 3-8 |

#### 4

## **OPERATING MODES AND ON-CHIP MEMORY**

| 4.1     | Operating modes            | 4-1  |
|---------|----------------------------|------|
| 4.1.1   | Single chip operating mode | 4-1  |
| 4.1.2   | Expanded operating mode    | 4-1  |
| 4.1.3   | Special test mode          | 4-2  |
| 4.1.4   | Special bootstrap mode     | 4-2  |
| 4.2     | On-chip memory             | 4-4  |
| 4.2.1   | Mapping allocations        | 4-4  |
| 4.2.1.1 | RAM                        | 4-5  |
| 4.2.1.2 | 2 ROM and EPROM            | 4-6  |
| 4.2.1.3 | Bootloader ROM             | 4-6  |
| 4.2.2   | Registers                  | 4-6  |
| 4.3     | System initialization      | 4-10 |
| 4.3.1   | Mode selection             | 4-10 |

| Paragraph<br>Number | TITI F                                                    | Page<br>Number |
|---------------------|-----------------------------------------------------------|----------------|
| Number              |                                                           | Number         |
| 4.3.1.1             | HPRIO — Highest priority I-bit interrupt & misc. register | 4-11           |
| 4.3.2               | Initialization                                            | 4-12           |
| 4.3.2.1             | CONFIG — System configuration register                    | 4-12           |
| 4.3.2.2             | INIT — RAM and I/O mapping register                       | 4-14           |
| 4.3.2.3             | INIT2 — EEPROM mapping register                           | 4-15           |
| 4.3.2.4             | OPTION — System configuration options register 1          | 4-16           |
| 4.3.2.5             | OPT2 — System configuration options register 2            |                |
| 4.3.2.6             | BPROT — Block protect register                            | 4-20           |
| 4.3.2.7             | TMSK2 — Timer interrupt mask register 2                   | 4-21           |
| 4.4 E               | PROM, EEPROM and CONFIG register                          | 4-22           |
| 4.4.1               | EPROM                                                     | 4-22           |
| 4.4.1.1             | EPROG — EPROM programming control register                | 4-22           |
| 4.4.1.2             | EPROM programming                                         | 4-23           |
| 4.4.2               | EEPROM                                                    | 4-24           |
| 4.4.2.1             | PPROG — EEPROM programming control register               | 4-24           |
| 4.4.2.2             | EEPROM bulk erase                                         | 4-26           |
| 4.4.2.3             | EEPROM row erase                                          | 4-27           |
| 4.4.2.4             | EEPROM byte erase                                         | 4-27           |
| 4.4.3               | CONFIG register programming                               | 4-27           |
| 4.4.4               | RAM and EEPROM security                                   | 4-28           |

## 5 RESETS AND INTERRUPTS

| 5.1     | Resets                                           |     |
|---------|--------------------------------------------------|-----|
| 5.1.1   | Power-on reset                                   | 5-1 |
| 5.1.2   | External reset (RESET)                           |     |
| 5.1.3   | COP reset                                        | 5-2 |
| 5.1.3.1 | COPRST — Arm/reset COP timer circuitry register  | 5-3 |
| 5.1.4   | Clock monitor reset                              | 5-3 |
| 5.1.5   | OPTION — System configuration options register 1 | 5-4 |
| 5.1.6   | CONFIG — Configuration control register          | 5-5 |
| 5.2     | Effects of reset                                 |     |
| 5.2.1   | Central processing unit                          | 5-7 |
| 5.2.2   | Memory map                                       | 5-7 |
| 5.2.3   | Parallel I/O                                     | 5-8 |
| 5.2.4   | Timer                                            | 5-8 |
| 5.2.5   | Real-time interrupt (RTI)                        | 5-8 |
| 5.2.6   | Pulse accumulator                                | 5-8 |
| 5.2.7   | Computer operating properly (COP)                | 5-9 |
| 5.2.8   | Serial communications interface (SCI)            | 5-9 |
| 5.2.9   | Serial peripheral interface (SPI)                | 5-9 |
| 5.2.10  | I <sup>2</sup> C bus                             | 5-9 |
| 5.2.11  | Analog-to-digital converter                      | 5-9 |
| 5.2.12  | System                                           | 5-9 |
|         |                                                  |     |

### Paragraph Number

### TITLE

Page Number

## 6 PARALLEL INPUT/OUTPUT

| 6.1    | Port A                                         | 6-2  |
|--------|------------------------------------------------|------|
| 6.1.1  | PORTA — Port A data register                   | 6-2  |
| 6.1.2  | DDRA — Data direction register for port A      | 6-2  |
| 6.2    | Port B                                         | 6-3  |
| 6.2.1  | PORTB — Port B data register                   | 6-3  |
| 6.2.2  | DDRB — Data direction register for port B      | 6-3  |
| 6.3    | Port C                                         | 6-4  |
| 6.3.1  | PORTC — Port C data register                   | 6-4  |
| 6.3.2  | DDRC — Data direction register for port C      | 6-4  |
| 6.4    | Port D                                         | 6-5  |
| 6.4.1  | PORTD — Port D data register                   | 6-5  |
| 6.4.2  | DDRD — Data direction register for port D      | 6-5  |
| 6.5    | Port E                                         | 6-6  |
| 6.5.1  | PORTE — Port E data register                   | 6-6  |
| 6.6    | Port F                                         | 6-7  |
| 6.6.1  | PORTF — Port F data register                   | 6-7  |
| 6.6.2  | DDRF — Data direction register for port F      | 6-7  |
| 6.7    | Port G                                         | 6-8  |
| 6.7.1  | PORTG — Port G data register                   | 6-8  |
| 6.7.2  | DDRG — Data direction register for port G      | 6-8  |
| 6.8    | XIRQ and IRQ pins                              | 6-9  |
| 6.8.1  | SPSR — SPI status register                     | 6-9  |
| 6.9    | Internal pull-up resistors                     | 6-10 |
| 6.9.1  | PPAR — Port pull-up assignment register        | 6-10 |
| 6.10   | System configuration                           | 6-10 |
| 6.10.1 | OPT2 — System configuration options register 2 | 6-11 |
| 6.10.2 | CONFIG — System configuration register         | 6-12 |

### TITLE

#### .....

## 7 SERIAL COMMUNICATIONS INTERFACE

| 7.1   | Data format                                    | 7-2  |
|-------|------------------------------------------------|------|
| 7.2   | Transmit operation                             | 7-2  |
| 7.3   | Receive operation                              | 7-2  |
| 7.4   | Wake-up feature                                | 7-4  |
| 7.4.1 | Idle-line wake-up                              | 7-4  |
| 7.4.2 | Address-mark wake-up                           | 7-4  |
| 7.5   | SCI error detection                            | 7-5  |
| 7.6   | SCI registers                                  | 7-5  |
| 7.6.1 | SCBDH, SCBDL — SCI baud rate control registers | 7-6  |
| 7.6.2 | SCCR1 — SCI control register 1                 | 7-7  |
| 7.6.3 | SCCR2 — SCI control register 2                 | 7-9  |
| 7.6.4 | SCSR1 — SCI status register 1                  | 7-10 |
| 7.6.5 | SCSR2 — SCI status register 2                  | 7-12 |
| 7.6.6 | SCDRH, SCDRL — SCI data high/low registers     | 7-12 |
| 7.7   | Status flags and interrupts                    | 7-13 |
| 7.7.1 | Receiver flags                                 | 7-13 |
|       |                                                |      |

8 I<sup>2</sup>C BUS

| 8.1   | I <sup>2</sup> C bus features                          | 8-2  |
|-------|--------------------------------------------------------|------|
| 8.2   | I <sup>2</sup> C bus system configuration              | 8-2  |
| 8.3   | I <sup>2</sup> C bus protocol                          | 8-2  |
| 8.3.1 | START signal                                           | 8-4  |
| 8.3.2 | Transmission of the slave address                      | 8-4  |
| 8.3.3 | Data transfer                                          | 8-4  |
| 8.3.4 | STOP signal                                            | 8-4  |
| 8.3.5 | Repeated START signal                                  | 8-5  |
| 8.3.6 | Arbitration procedure                                  | 8-5  |
| 8.3.7 | Clock synchronization                                  | 8-5  |
| 8.3.8 | Handshaking                                            | 8-6  |
| 8.4   | Registers                                              | 8-6  |
| 8.4.1 | CONFIG — System configuration register                 | 8-6  |
| 8.4.2 | MADR — I <sup>2</sup> C bus address register           | 8-7  |
| 8.4.3 | MFDR — I <sup>2</sup> C bus frequency divider register | 8-7  |
| 8.4.4 | MCR — I <sup>2</sup> C bus control register            | 8-8  |
| 8.4.5 | MSR — I <sup>2</sup> C bus status register             | 8-9  |
| 8.4.6 | MDR — I <sup>2</sup> C bus data register               | 8-10 |
| 8.5   | Programming considerations                             | 8-11 |
| 8.5.1 | Initialization                                         | 8-11 |
| 8.5.2 | START signal and the first byte of data                | 8-11 |
| 8.5.3 | Software response                                      | 8-12 |
|       |                                                        |      |

| Paragraph<br>Number | TITLE                                 | Page<br>Number |
|---------------------|---------------------------------------|----------------|
| 8.5.4               | Generation of a STOP signal           | 8-12           |
| 8.5.5               | Generation of a repeated START signal | 8-13           |
| 8.5.6               | Slave mode                            | 8-13           |
| 8.5.7               | Arbitration lost                      | 8-14           |
| 8.5.8               | Operation during STOP and WAIT modes  | 8-14           |

## 9 SERIAL PERIPHERAL INTERFACE

| Functional description                         | 9-1                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI transfer formats                           | 9-2                                                                                                                                                                                                                                                                                                                                                                |
| Clock phase and polarity controls              | 9-3                                                                                                                                                                                                                                                                                                                                                                |
| SPI signals                                    | 9-3                                                                                                                                                                                                                                                                                                                                                                |
| Master in slave out                            | 9-4                                                                                                                                                                                                                                                                                                                                                                |
| Master out slave in                            | 9-4                                                                                                                                                                                                                                                                                                                                                                |
| Serial clock                                   | 9-4                                                                                                                                                                                                                                                                                                                                                                |
| Slave select                                   | 9-4                                                                                                                                                                                                                                                                                                                                                                |
| SPI system errors                              | 9-5                                                                                                                                                                                                                                                                                                                                                                |
| SPI registers                                  | 9-5                                                                                                                                                                                                                                                                                                                                                                |
| SPCR — SPI control register                    | 9-6                                                                                                                                                                                                                                                                                                                                                                |
| SPSR — SPI status register                     | 9-8                                                                                                                                                                                                                                                                                                                                                                |
| SPDR — SPI data register                       | 9-9                                                                                                                                                                                                                                                                                                                                                                |
| OPT2 — System configuration options register 2 | 9-9                                                                                                                                                                                                                                                                                                                                                                |
|                                                | Functional description<br>SPI transfer formats<br>Clock phase and polarity controls.<br>SPI signals<br>Master in slave out<br>Master out slave in<br>Serial clock<br>Slave select<br>SPI system errors<br>SPI registers<br>SPCR — SPI control register<br>SPSR — SPI status register<br>SPDR — SPI data register<br>OPT2 — System configuration options register 2 |

## 10 TIMING SYSTEM

| 10.1    | Timer operation 1                                             | 0-1  |
|---------|---------------------------------------------------------------|------|
| 10.1.1  | Timer structure 1                                             | 0-4  |
| 10.1.2  | Input capture1                                                | 0-6  |
| 10.1.2. | .1 TCTL2 — Timer control register 2 1                         | 0-7  |
| 10.1.2. | .2 TIC1–TIC3 — Timer input capture registers 1                | 0-8  |
| 10.1.2. | .3 TI4/O5 — Timer input capture 4/output compare 5 register 1 | 0-8  |
| 10.1.3  | Output compare 1                                              | 0-9  |
| 10.1.3. | .1 TOC1–TOC4 — Timer output compare registers                 | 0-10 |
| 10.1.3. | .2 CFORC — Timer compare force register 1                     | 0-10 |
| 10.1.3. | .3 OC1M — Output compare 1 mask register 1                    | 0-11 |
| 10.1.3. | .4 OC1D — Output compare 1 data register 1                    | 0-11 |
| 10.1.3. | .5 TCNT — Timer counter register 1                            | 0-12 |
| 10.1.3. | .6 TCTL1 — Timer control register 1 1                         | 0-12 |
| 10.1.3. | .7 TMSK1 — Timer interrupt mask register 1 1                  | 0-13 |
| 10.1.3. | .8 TFLG1 — Timer interrupt flag register 1 1                  | 0-14 |
| 10.1.3. | .9 TMSK2 — Timer interrupt mask register 2 1                  | 0-15 |
| 10.1.3. | .10 TFLG2 — Timer interrupt flag register 2 1                 | 0-16 |

### Paragraph Number

### TITLE

Page Number

| 1014     | Real-time interrunt                           | 10-17 |
|----------|-----------------------------------------------|-------|
| 10.1.1   | TMSK2 Timer interrupt mask register 2         | 10 17 |
| 10.1.4.1 | TMSKZ — TIMELINIERUpi mask register Z         | 10-17 |
| 10.1.4.2 | TFLG2 — Timer interrupt flag register 2       |       |
| 10.1.4.3 | PACTL — Pulse accumulator control register    |       |
| 10.1.5   | Computer operating properly watchdog function |       |
| 10.1.6   | Pulse accumulator                             |       |
| 10.1.6.1 | PACTL — Pulse accumulator control register    |       |
| 10.1.6.2 | PACNT — Pulse accumulator count register      |       |
| 10.1.6.3 | Pulse accumulator status and interrupt bits   |       |
| 10.1.6.4 | TMSK2 — Timer interrupt mask 2 register       |       |
| 10.1.6.5 | TFLG2 — Timer interrupt flag 2 register       |       |
|          |                                               |       |

## 11 ANALOG-TO-DIGITAL CONVERTER

| 11.1   | Overview                                         | 11-2  |
|--------|--------------------------------------------------|-------|
| 11.1.1 | Multiplexer                                      | 11-3  |
| 11.1.2 | Analog converter                                 | 11-3  |
| 11.1.3 | Digital control                                  | 11-4  |
| 11.1.4 | Result registers                                 | 11-4  |
| 11.1.5 | A/D converter clocks                             | 11-4  |
| 11.1.6 | Conversion sequence                              | 11-4  |
| 11.1.7 | Conversion process                               | 11-4  |
| 11.2   | A/D converter power-up and clock select          | 11-5  |
| 11.2.1 | OPTION — System configuration options register 1 | 11-5  |
| 11.3   | Channel assignments                              | 11-7  |
| 11.3.1 | Single-channel operation                         | 11-7  |
| 11.3.2 | Multiple-channel operation                       | 11-8  |
| 11.4   | Control, status and results registers            | 11-8  |
| 11.4.1 | ADCTL — A/D control and status register          | 11-8  |
| 11.4.2 | ADR1–ADR4 — A/D converter results registers      | 11-10 |
| 11.5   | Operation in STOP and WAIT modes                 | 11-10 |

## A ELECTRICAL SPECIFICATIONS

| A.1   | Maximum ratings                                    | .A-1  |
|-------|----------------------------------------------------|-------|
| A.2   | Thermal characteristics and power considerations   | . A-1 |
| A.3   | Test methods                                       | .A-3  |
| A.4   | DC electrical characteristics                      | .A-4  |
| A.4.1 | DC electrical characteristics — modes of operation | .A-5  |
| A.5   | Control timing                                     | .A-5  |
| A.5.1 | Peripheral port timing                             | .A-9  |
| A.5.2 | PLL control timing                                 | .A-10 |

| Paragrap<br>Number | h TITLE                                     | Page<br>Number |
|--------------------|---------------------------------------------|----------------|
| A.5.3              | Analog-to-digital converter characteristics | A-11           |
| A.5.4              | Serial peripheral interface timing          | A-12           |
| A.5.5              | Non-multiplexed expansion bus timing        | A-15           |
| A.6                | EEPROM characteristics                      | A-16           |
| A.7                | EPROM characteristics                       | A-17           |

## B MECHANICAL DATA AND ORDERING INFORMATION

| B.1 Orde | ing informationB | 3-4 |
|----------|------------------|-----|
|----------|------------------|-----|

## C DEVELOPMENT SUPPORT

| C.1 | EVS — Evaluation system                      | C-1 |
|-----|----------------------------------------------|-----|
| C.2 | MMDS11 — Motorola modular development system | C-2 |
| C.3 | SPGMR11 — Serial programmer system           | C-2 |

# **LIST OF FIGURES**

| Figure<br>Number | TITLE                                                                      | Page<br>Number |
|------------------|----------------------------------------------------------------------------|----------------|
| 1-1              | MC68HC11PA8/MC68HC11PB8 and<br>MC68HC711PA8/MC68HC711PB8 block diagram     | 1-3            |
| 2-1              | 64-pin QFP pinout (MC68HC11PA8)                                            | 2-1            |
| 2-2              | 64-pin QFP pinout (MC68HC11PB8)                                            | 2-2            |
| 2-3              | External reset circuitry                                                   | 2-3            |
| 2-4              | Oscillator connections (VDDSYN = 0, PLL disabled)                          | 2-4            |
| 2-5              | Oscillator connections (VDDSYN = 1, PLL enabled)                           | 2-5            |
| 2-6              | PLL circuit                                                                | 2-6            |
| 2-7              | RAM stand-by connections                                                   | 2-13           |
| 3-1              | Programming model                                                          | 3-1            |
| 3-2              | Stacking operations                                                        | 3-3            |
| 4-1              | MC68HC11PA8/MC68HC11PB8/MC68HC711PA8/MC68HC711PB8 memory r                 | nap 4-4        |
| 4-2              | RAM and register overlap                                                   | 4-15           |
| 5-1              | Processing flow out of reset (1 of 2)                                      | 5-18           |
| 5-2              | Processing flow out of reset (2 of 2)                                      | 5-19           |
| 5-3              | Interrupt priority resolution (1 of 3)                                     | 5-20           |
| 5-4              | Interrupt priority resolution (2 of 3)                                     | 5-21           |
| 5-5              | Interrupt priority resolution (3 of 3)                                     | 5-22           |
| 5-6              | Interrupt source resolution within the SCI subsystem                       | 5-23           |
| 7-1              | SCI baud rate generator circuit diagram                                    | 7-1            |
| 7-2              | SCI block diagram                                                          | 7-3            |
| 7-3              | Interrupt source resolution within SCI                                     | 7-14           |
| 8-1              | I <sup>2</sup> C bus transmission signal diagrams                          | 8-3            |
| 8-2              | Clock synchronization                                                      | 8-5            |
| 8-3              | Example of a typical I <sup>2</sup> C bus interrupt routine (sheet 1 of 2) | 8-15           |
| 8-4              | Example of a typical I <sup>2</sup> C bus interrupt routine (sheet 2 of 2) | 8-16           |
| 9-1              | SPI block diagram                                                          | 9-2            |
| 9-2              | SPI transfer format                                                        | 9-3            |
| 10-1             | Timer clock divider chains                                                 | 10-3           |
| 10-2             | Capture/compare block diagram                                              | 10-5           |
| 10-3             | Pulse accumulator block diagram                                            | 10-21          |
| 11-1             | A/D converter block diagram                                                | 11-2           |
| 11-2             | Electrical model of an A/D input pin (in sample mode)                      | 11-3           |

| Figure<br>Number | TITLE Nu                         | Page<br>Imber |
|------------------|----------------------------------|---------------|
| 11-3             | A/D conversion sequence          | 11-5          |
| A-1              | Test methods                     | A-3           |
| A-2              | Timer inputs                     | A-6           |
| A-3              | Reset timing                     | A-7           |
| A-4              | Interrupt timing                 | A-7           |
| A-5              | STOP recovery timing             | A-8           |
| A-6              | WAIT recovery timing             | A-8           |
| A-7              | Port read timing diagram         | A-9           |
| A-8              | Port write timing diagram        | A-9           |
| A-9              | SPI master timing (CPHA = 0)     | A-13          |
| A-10             | SPI master timing (CPHA = 1)     | A-13          |
| A-11             | SPI slave timing (CPHA = 0)      | A-14          |
| A-12             | SPI slave timing (CPHA = 1)      | A-14          |
| A-13             | Expansion bus timing             | A-16          |
| B-1              | 64-pin QFP pinout (MC68HC11PA8)  | B-1           |
| 11-4             | 64-pin QFP pinout (MC68HC11PB8)  | B-2           |
| B-2              | 64-pin QFP mechanical dimensions | B-3           |
|                  |                                  |               |

# LIST OF TABLES

| Table  |                                              | Page   |
|--------|----------------------------------------------|--------|
| Number | TITLE                                        | Number |
| 0.4    | DLL maak antiona                             | 0.7    |
| 2-1    | PLL Mask options                             |        |
| 2-2    | Port signal functions                        |        |
| 3-1    | Reset vector comparison                      |        |
| 3-2    |                                              |        |
| 4-1    | Example bootloader baud rates                |        |
| 4-2    | Register and control bit assignments         |        |
| 4-3    | Registers with limited write access          | 4-10   |
| 4-4    | Hardware mode select summary                 | 4-11   |
| 4-5    | RAM and register remapping                   | 4-14   |
| 4-6    | EEPROM remapping                             | 4-16   |
| 4-7    | EEPROM block protect                         | 4-20   |
| 4-8    | Erase mode selection                         | 4-25   |
| 5-1    | COP timer rate select                        | 5-2    |
| 5-2    | Reset cause, reset vector and operating mode | 5-7    |
| 5-3    | Highest priority interrupt selection         | 5-12   |
| 5-4    | Interrupt and reset vector assignments       | 5-13   |
| 5-5    | Stacking order on entry to interrupts        | 5-14   |
| 6-1    | Port configuration                           | 6-1    |
| 7-1    | Example SCI baud rate control values         | 7-7    |
| 8-1    | I <sup>2</sup> C bus prescaler               | 8-7    |
| 9-1    | SPI clock rates                              |        |
| 10-1   | Timer resolution and capacity                | 10-2   |
| 10-2   | RTI periodic rates                           | 10-17  |
| 10-3   | Pulse accumulator timing                     | 10-20  |
| 11-1   | A/D converter channel assignments            | 11-7   |
| K-2    | Standard device ordering information         | B-4    |
| K-3    | Custom ROM device ordering information       | B-4    |
| C-1    | M68HC11 development tools                    | C-1    |

THIS PAGE LEFT BLANK INTENTIONALLY

# 1 INTRODUCTION

The MC68HC11PA8 and the MC68HC11PB8 are members of the M68HC11 family of HCMOS microcontrollers. In addition to 48K bytes of ROM, the MC68HC11PA8/MC68HC11PB8 contains 2K bytes of RAM and 512 bytes of EEPROM. The combination of large memory and state-of-the-art, power-saving timer features makes the MC68HC11PA8/MC68HC11PB8 ideal for complex, power-sensitive applications. In addition, the integrated A/D and timer systems, together with the use of the 64-pin QFP package, means that the MC68HC11PA8/MC68HC11PB8 is an excellent choice for space-critical applications. Another notable feature of the device is its wide range of serial communications; in addition to an SCI subsystem, the device contains an SPI subsystem and an  $I^2C^{\dagger}$  serial interface.

The MC68HC711PA8/MC68HC711PB8 is an EPROM version of the MC68HC11PA8/ MC68HC11PB8, with the user ROM replaced by a similar amount of EPROM. All references to the MC68HC11PA8/MC68HC11PB8 apply equally to the MC68HC711PA8/MC68HC711PB8, unless otherwise noted. *References specific to the MC68HC711PA8/MC68HC711PB8 are italicised in the text.* 

## 1.1 Features

- Low-power, high performance M68HC11 CPU core
- 4.4MHz bus frequency
- 48K bytes of ROM (MC68HC11PA8/MC68HC11PB8); 48K bytes of user EPROM (MC68HC711PA8/MC68HC711PB8)
- 2K bytes of RAM
- 512 bytes of byte-erasable EEPROM, with on-chip charge pump
- Non-multiplexed address and data buses
- Power-saving PLL clock generation circuit

<sup>†</sup> I<sup>2</sup>C bus is a proprietary Philips interface bus.

- I<sup>2</sup>C<sup>†</sup> bus subsystem
- SPI subsystem with software-selectable MSB/LSB first option
- 8-bit analog to digital (A/D) converter
- Up to 39 general-purpose I/O lines plus up to 6 input-only lines
- Schmitt trigger input buffers on every I/O line (except ports C and E) for reduced noise sensitivity
- 16-bit timer with 3/4 input captures and 4/5 output compares; pulse accumulator and COP watchdog timer
- Power saving STOP and WAIT modes
- Available in 64-pin QFP and 68-pin CLCC packaging. CLCC packaged devices are available as samples only. Contact your Motorola sales office for more information.

## 1.2 Mask options

There are five mask options available on the MC68HC11PA8/MC68HC11PB8. These options are programmed during manufacture and should be specified on the order form.

- POR/exit from STOP start-up time (4064/128 bus cycles); see Section 4.3.2.4.
- PLL oscillator frequency (32kHz/614kHz/2MHz and above); see Section 2.5.
- State of the PLL synthesizer program register (SYNR) on reset (customer defined); see Section 2.5.4.2.
- Security option (available/unavailable); see Section 4.4.4.
- Oscillator buffer type (inverter/Schmitt trigger); see Section 2.3.
- Note: These options are not available on the MC68HC711PA8/MC68HC711PB8; on this device the POR/exit from STOP start-up time is 4064 bus cycles, the SYNR register contains \$01 on reset, the security feature is available, the oscillator buffer is an inverter, and the PLL oscillator is optimized for operation at frequencies of 2 MHz and above.



Notes:

- 1. Either pins PD[4, 3] or pins PE[7, 6] may be used for the I<sup>2</sup>C bus.
- The XOUT pin is not available on 64-pin QFP packaged devices, but it is present on the 68-pin CLCC package. Pins PE4 and PE5 are available on the 64-pin QFP MC68HC11PB8/MC68HC711PB8 devices and on all 68-pin CLCC devices.

## Figure 1-1 MC68HC11PA8/MC68HC11PB8 and MC68HC711PA8/MC68HC711PB8 block diagram

1

THIS PAGE LEFT BLANK INTENTIONALLY

# **2** PIN DESCRIPTIONS

The MC68HC11PA8/MC68HC11PB8 and MC68HC711PA8/MC68HC711PB8 are available packaged in a 64-pin quad flat pack (QFP). Windowed samples however, are only available in a 68-pin CLCC. Most pins on this MCU serve two or more functions, as described in the following paragraphs. Refer to Figure 2-1 and Figure 2-2, which show the pin assignments in the 64-pin package for the MC68HC11PA8 and MC68HC11PB8 respectively.



Figure 2-1 64-pin QFP pinout (MC68HC11PA8)

**PIN DESCRIPTIONS** 



Figure 2-2 64-pin QFP pinout (MC68HC11PB8)

## 2.1 VDD and VSS

Power is supplied to the microcontroller via these pins. VDD is the positive supply and VSS is ground. The MCU operates from a single 5V (nominal) power supply.

It is in the nature of CMOS designs that very fast signal transitions occur on the MCU pins. These short rise and fall times place very high short-duration current demands on the power supply. To prevent noise problems, special care must be taken to provide good power supply bypassing at the MCU. Bypass capacitors should have good high-frequency characteristics and be as close to the MCU as possible. Bypassing requirements vary, depending on how heavily the MCU pins are loaded.

The 64-pin packaged device has three VDD pins and four VSS pins (two VSS pins on the MC68HC11PB8). These pins supply power to the ADC and to the internal logic and port logic on each half of the chip.

## 2.2 RESET

An active low bidirectional control signal, RESET, acts as an input to initialize the MCU to a known start-up state. It also acts as an open-drain output to indicate that an internal failure has been detected in either the clock monitor or the COP watchdog circuit. The CPU distinguishes between internal and external reset conditions by sensing whether the reset pin rises to a logic one in less than four E clock cycles after an internal reset has been released. It is therefore not advisable to connect an external resistor-capacitor (RC) power-up delay circuit to the reset pin of M68HC11 devices because the circuit charge time constant can cause the device to misinterpret the type of reset that occurred. Refer to Section 5 for further information.



Figure 2-3 External reset circuitry

Figure 2-3 illustrates a typical reset circuit that includes an external switch together with a low voltage inhibit circuit, to prevent power transitions or RAM or EEPROM corruption.

## 2.3 Crystal driver and external clock input (XTAL, EXTAL)

These two pins provide the interface for either a crystal or a CMOS compatible clock to control the internal clock generator circuitry. If the PLL circuit is not being used to provide the E clock, the frequency applied to these pins must be four times higher than the desired E clock rate. Figure 2-4

shows oscillator connections that should be used when the PLL is disabled, and Figure 2-5 shows the connections that should be used when the PLL is enabled.

The XTAL pin is normally left unconnected when an external CMOS compatible clock input is connected to the EXTAL pin. The XTAL output is normally intended to drive only a crystal. The XTAL output can be buffered with a high-impedance buffer, or it can be used to drive the EXTAL input of another M68HC11 family device (unless the PLL circuit is in use).

On the MC68HC11PA8/MC68HC11PB8, the type of internal crystal oscillator buffer is determined by a mask option; it can be either an inverter or a Schmitt trigger. Use of the Schmitt trigger type reduces problems caused by noise, in particular with slow clocks. At crystal power-up, the Schmitt trigger will only generate internal clocks when the crystal amplitude is sufficient. However, this type of buffer requires a larger XTAL amplitude and is not recommended for use with high frequency crystals, especially if a second MCU is to be driven. *This option is not available on the MC68HC711PA8/MC68HC711PB8, on which the crystal oscillator buffer is an inverter.* 

In all cases, use caution when designing circuitry associated with the oscillator pins.



Figure 2-4 Oscillator connections (VDDSYN = 0, PLL disabled)



Note: capacitor values include all stray capacitance.

Note: all values of capacitance and resistance shown are approximate; exact values must be calculated knowing the crystal parameters and the expected voltage and temperature ranges; as a guide  $C_1 = C_2 \approx 0.5 x$  crystal capacitance.

Figure 2-5 Oscillator connections (VDDSYN = 1, PLL enabled)

## 2.4 E clock output (E)

E is the output connection for the internally generated E clock. The signal from E is used as a timing reference. The frequency of the E clock output is one quarter that of the input frequency at the XTAL and EXTAL pins (except when the PLL is used as the clock source). When E clock output is low, an internal process is taking place; when it is high, data is being accessed. All clocks, including the E clock, are halted when the MCU is in STOP mode. The E clock output can be turned off in single-chip modes to reduce the effects of RFI (see Section 4.3.2.5).

2

## 2.5 Phase-locked loop (XFC, VDDSYN)

The XFC and VDDSYN pins are the inputs for the on-chip PLL (phase-locked loop) circuitry. On reset, all system clocks are derived from the internal EXTAL signal (EXTALi). If enabled (VDDSYN high), the PLL uses the EXTALi frequency as a reference to generate a clock frequency that can be varied under software control. The user may choose to use the PLL output instead of EXTALi as the source clock for the system.

The PLL consists of a variable bandwidth loop filter, a voltage controlled oscillator (VCO), a feedback frequency divider and a digital phase detector. PLL functions are controlled by the PLLCR and SYNR registers. A block diagram of the PLL circuit is shown in Figure 2-6; refer also to Figure 10-1.



Note: The XOUT pin is NOT present on 64-pin packaged devices. It is present on 68-pin CLCC packaged versions of the MC68HC711PA8 and MC68HC711PB8, which are available as samples only. Contact your local Sales Office for further information.

Figure 2-6 PLL circuit

## 2.5.1 PLL operation

The voltage controlled oscillator (VCO) generates the PLL output frequency VCOOUT. This signal is fed back through a frequency divider, which divides the signal frequency by a factor determined by the contents of the SYNR register, to produce the feedback signal  $f_{FB}$ . This signal is input to the phase detector along with the reference signal,  $f_{REF}$ . The phase detector generates a control signal (PCOMP) which is a function of the phase difference between  $f_{FB}$  and  $f_{REF}$ . PCOMP is then integrated, and the resultant dc voltage (visible on XFC) is applied to the VCO, modifying the output signal VCOOUT to lock it in phase with  $f_{REF}$ .

*Note:* Because the operation of the PLL depends on repeated adjustments to the voltage input to the VCO, a time t<sub>PLLS</sub> is required for the stabilization of the output frequency.

The state of two bits in the PLLCR register, MCS and BCS, determine whether VCOOUT or EXTALi is used for the system clocks.

A mask option on the MC68HC11PA8/MC68HC11PB8 allows the PLL circuit to be optimized for operation in one of three frequency ranges, as shown in Table 2-1. (*this option is not available on the MC68HC711PA8/MC68HC711PB8; on this device the PLL is optimized for operation at frequencies of 2 MHz and above*). Input frequencies other than those included in Table 2-1 can be used. However, for options one or two, at operation above the maximum frequency specified, VDDSYN should be grounded to disable the PLL and enable the high frequency oscillator circuit. In this state, the oscillator is designed to operate at frequencies up to 16 MHz and XFC may be left unconnected. Refer also to Figure 2-5.

| Table 2-1 | PLL mask | options |
|-----------|----------|---------|
|-----------|----------|---------|

| Characteristic          | Mask option 1 | Mask option 2 | Mask option 3 |
|-------------------------|---------------|---------------|---------------|
| Typical input frequency | 32 kHz        | 614 kHz       | 4 MHz         |
| Maximum input frequency | 50 kHz        | 2 MHz         | 16 MHz        |

VDDSYN is the power supply pin for the PLL and should be suitably bypassed. Connecting it high enables the internal low frequency oscillator circuitry designed for the PLL. The external capacitor on XFC ( $C_{XFC}$ ) should be located as close to the chip as possible to minimize noise. In general, a larger capacitor will improve the PLL's frequency stability, at the expense of increasing the time required for it to settle ( $t_{PLLS}$ ) at the desired frequency. A capacitor value of 47nF is usually adequate for 32kHz or 614kHz applications, while a 4.7nF capacitor is suitable for 4 MHz applications.

The PLL filter has two bandwidths that can be manually selected under control of the BWC bit in PLLCR. Whenever the PLL is first enabled, the wide bandwidth mode should be used, to enable

2

the PLL frequency to ramp up quickly. After a time  $t_{PLLS}$  has elapsed, the filter can be switched to the narrow bandwidth mode, to make the final frequency more stable.

**Caution:** Bit 5 of the PLLCR (AUTO) must be cleared before an attempt is made to use BWC; manual bandwidth control should always be used.

## 2.5.2 Synchronization of PLL with subsystems

If the MCS bit in PLLCR is set, then the SCI and timer clocks run off the PLL output (4XCLK) as does the CPU. If MCS is cleared, then the timer and SCI subsystems operate off the EXTALi frequency, but are accessed by the CPU relative to the internal PH2 signal. In this case, although EXTALi is used as the reference for the PLL, the PH2 clock and the module clocks for the timer and the SCI are not synchronized. In order to ensure synchronized data, special circuitry has been incorporated into both subsystems.

## 2.5.3 Changing the PLL frequency

The PLL output frequency can be changed by altering the contents of the SYNR register (see Section 2.5.4.2). To prevent possible bursts of high frequency operation during the reconfiguration of the PLL, the following sequence should be performed:

- 1) Switch to the low frequency bus rate (BCS = 0).
- 2) Disable the PLL (PLLON = 0).
- 3) Change the value in SYNR.
- 4) Enable the PLL (PLLON = 1).
- 5) Wait a time t<sub>PLLS</sub> for the PLL frequency to stabilize.
- 6) Switch to the high frequency bus rate (BCS = 1).

## 2.5.4 PLL registers

Two registers are used to control the operation of the MC68HC11PA8/MC68HC11PB8 phase locked loop circuitry. These are the PLL control register and the synthesizer program register, each of which is described in the following paragraphs.

## 2.5.4.1 PLLCR — PLL control register

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| PLL control (PLLCR) | \$002E  | PLLON | BCS   | AUTO  | BWC   | VCOT  | MCS   | 0     | WEN   | x011 1000         |

This read/write register contains two bits that are used to enable and disable the synthesizer and to switch from slow (EXTALi) to one of the fast speeds. Two other bits are used to control the filter bandwidth. The SCI, timer clock source and the slow clock for WAIT mode are also controlled by this register.

### PLLON — PLL on

- 1 (set) Switch PLL on.
- 0 (clear) Switch PLL off.

This bit activates the synthesizer circuit without connecting it to the control circuit. This allows the circuit to stabilize before it drives the CPU clocks.

On reset, PLLON is forced low if the VDDSYN supply is low. If VDDSYN is at  $V_{DD}$ , PLLON is set by reset to allow the control loop to stabilize during power-up. PLLON cannot be cleared whilst using VCOOUT to drive the internal processor clock, i.e. when BCS is set.

### BCS — Bus clock select

- 1 (set) VCOOUT output drives the clock circuit (4XCLK).
- 0 (clear) EXTALi drives the clock circuit (4XCLK).

This bit determines which signal drives the clock circuit generating the bus clocks. Once BCS has been altered it can take up to [1.5 EXTALi + 1.5 VCOOUT] cycles for the change in the clock to occur. Reset clears this bit.

*Note:* PLLON and BCS have built-in safeguards so that VCOOUT cannot be selected as the clock source (BCS = 1) if the PLL is off (PLLON = 0). Similarly, the PLL cannot be turned off (PLLON = 0) if it is on and in use (BCS = 1). Turning the PLL on and selecting VCOOUT as the clock source therefore requires two independent writes to PLLCR.

### AUTO — Automatic bandwidth control (Test mode only)

- 1 (set) Automatic bandwidth control selected.
- 0 (clear) Manual bandwidth control selected.

Reset sets this bit.

**Caution:** This bit must be cleared before an attempt is made to use BWC; manual bandwidth control should always be used.

### **BWC** — Bandwidth control

1 (set) – Wide (high and low) bandwidth control selected.

0 (clear) - Narrow (low) bandwidth control selected.

Bandwidth selection can only be controlled by BWC when AUTO is cleared. After the PLL is first enabled, or after a change in frequency, a delay of t<sub>PLLS</sub> is required before clearing BWC. The low bandwidth driver is always enabled, so this bit determines whether the high bandwidth driver is on or off. Reset sets this bit.

### VCOT - VCO test (Test mode only)

- 1 (set) Loop filter operates as specified by AUTO and BWC.
- 0 (clear) Low bandwidth mode of the PLL filter is disabled.

This bit is used to isolate the loop filter from the VCO for testing purposes. VCOT is always set in user modes. This bit is writable only in bootstrap and test modes. Reset sets this bit.

### MCS — Module clock select

- 1 (set) 4XCLK is the source for the SCI and timer divider chain.
- 0 (clear) EXTALi is the source for the SCI and timer divider chain.

Reset clears this bit.

Bit 1 — not implemented; always reads zero

#### WEN — WAIT enable

- 1 (set) Low-power WAIT mode selected (PLL set to 'idle' in WAIT mode).
- 0 (clear) Do not alter 4XCLK during WAIT mode.

This bit determines whether the 4XCLK is disconnected from VCOOUT during WAIT and connected to EXTALi. Reset clears this bit.

When WEN is set, the CPU will respond to a WAIT instruction by first stacking the relevant registers, then by clearing BCS and setting the PLL to 'idle', with modulus = 1. BWC is set so that the wide bandwidth control is selected.

Any interrupt, any reset, or the assertion of RAF (receiver active flag) in the SCI will allow the PLL to resume operating at the frequency specified in the SYNR. The user must set BCS after the PLL has had time to adjust ( $t_{PLLS}$ ). If the SCI RE bit (receiver enable bit) is clear, then RAF cannot become set, hence the PLL will not resume normal operation. For a description of RAF and RE, see Section 7.

## 2.5.4.2 SYNR — Synthesizer program register

|                            | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|----------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Synthesizer program (SYNR) | \$002F  | SYNX1 | SYNX0 | SYNY5 | SYNY4 | SYNY3 | SYNY2 | SYNY1 | SYNY0 | mask option       |

The PLL frequency synthesizer multiplies the frequency of the input oscillator. The multiplication factor is software programmable via a loop divider, which consists of a six-bit modulo N counter, with a further two bit scaling factor.

On the MC68HC11PA8/MC68HC11PB8, the state of the SYNR register on reset is defined by the customer as a mask option, and should be detailed on the order form. *On the MC68HC711PA8/MC68HC711PB8, the state of SYNR on reset is always \$01, giving a multiplication factor of four.* 

The multiplication factor is given by  $2(Y + 1)2^X$ , where  $0 \le X \le 3$  and  $0 \le Y \le 63$ .

Bits in SYNR can be read at any time but can only be written if PLLON = 0.

*Note:* Exceeding recommended operating frequencies can result in indeterminate MCU operation.

### SYNX[1:0]

These bits program the binary taps (divide by 1, 2, 4 and 8).

### SYNY[5:0]

These bits program the six-bit modulo N (1 to 64) counter.

*Note:* The resolution of the multiplication factors decreases by a factor of two, as X increases:

| Х | Y      | Possible multipliers  |
|---|--------|-----------------------|
| 0 | 0 – 63 | 2, 4, 6, 8,, 128      |
| 1 | 0 – 63 | 4, 8, 12, 16,, 256    |
| 2 | 0 – 63 | 8, 16, 24, 32,, 512   |
| 3 | 0 – 63 | 16, 32, 48, 64,, 1024 |

## 2.6 Interrupt request (IRQ)

2 The fallin

The IRQ input provides a means of applying asynchronous interrupt requests to the MCU. Either falling-edge-sensitive triggering or level-sensitive triggering is program selectable (OPTION register). IRQ is always configured to level-sensitive-triggering at reset.

A read of the IPIN bit in the SPCR register returns the logic level present on the  $\overline{IRQ}$  pin (see Section 9.5.1). Therefore, the  $\overline{IRQ}$  pin can be used as an input pin; interrupts can be masked by the I-bit in the CCR register.

*Note:* Connect an external pull-up resistor, typically  $4.7 \text{ k}\Omega$ , to V<sub>DD</sub> when  $\overline{\text{IRQ}}$  is used in a level sensitive wired-OR configuration. See also Section 2.7.

## 2.7 Nonmaskable interrupt (XIRQ/VPPE)

The  $\overline{XIRQ}$  input provides a means of requesting a nonmaskable interrupt after reset initialization. Either falling-edge-sensitive triggering or level-sensitive triggering is program selectable (OPT2 register).  $\overline{XIRQ}$  is always configured to level-sensitive-triggering at reset. During reset, the X bit in the condition code register (CCR) is set and any interrupt is masked until MCU software enables it.  $\overline{XIRQ}$  is often used as a power loss detect interrupt.

On the MC68HC711PA8/MC68HC711PB8, the VPPE pin is used to input the external EPROM programming voltage, which must be present during EPROM programming.

 $\overline{\text{IRQ}}$  and  $\overline{\text{XIRQ}}$  must be configured for level sensitive operation if there is more than one source of interrupt. Whenever  $\overline{\text{XIRQ}}$  or  $\overline{\text{IRQ}}$  is used with multiple interrupt sources, each source must drive the interrupt input with an open-drain type of driver to avoid contention between outputs. There should be a single pull-up resistor near the MCU interrupt input pin (typically 4.7 kΩ). There must also be an interlock mechanism at each interrupt source so that the source holds the interrupt line low until the MCU recognizes and acknowledges the interrupt request. If one or more interrupt source is still pending after the MCU services a request, the interrupt line will still be held low and the MCU will be interrupted again as soon as the interrupt mask bit in the MCU is cleared (normally upon return from an interrupt). Refer to Section 5.

A read of the XPIN bit in the SPCR register returns the logic level present on the  $\overline{XIRQ}$  pin (see Section 9.5.1). Therefore, the  $\overline{XIRQ}$  pin can be used as an input pin;  $\overline{XIRQ}$  interrupts can be masked by the X bit in the CCR register.
## 2.8 MODA and MODB (MODA/LIR and MODB/VSTBY)

During reset, MODA and MODB select one of the four operating modes. Refer to Section 4.

After the operating mode has been selected, the  $\overline{\text{LIR}}$  pin provides an open-drain output (driven low) to indicate that execution of an instruction has begun. In order to detect consecutive instructions in a high-speed application, this signal drives high for a short time to prevent false triggering. A series of E clock cycles occurs during execution of each instruction. The  $\overline{\text{LIR}}$  signal goes low during the first E clock cycle of each instruction (opcode fetch). This output is provided for assistance in program debugging and its operation is controlled by the LIRDV bit in the OPT2 register.

The VSTBY pin is used to input RAM stand-by power. The MCU is powered from the VDD pin unless the difference between the level of VSTBY and VDD is greater than one MOS threshold (about 0.7 volts). When these voltages differ by more than 0.7 volts, the internal RAM and part of the reset logic are powered from VSTBY rather than VDD. This allows RAM contents to be retained without VDD power applied to the MCU. Reset must be driven low before  $V_{DD}$  is removed and must remain low until  $V_{DD}$  has been restored to a valid level.



Figure 2-7 RAM stand-by connections

## 2.9 VRH and VRL

These pins provide the reference voltages for the analog-to-digital converter.

## 2.10 PG7/R/W

This pin provides two separate functions, depending on the operating mode. In single chip and bootstrap modes, PG7/R/W acts as input/output port G bit 7. Refer to Section 6 for further information.

In expanded and test modes, PG7/R/W performs the read/write function. PG7/R/W signals the direction of transfers on the external data bus. A high on this pin indicates that a read cycle is in progress.

## 2.11 Port signals

The MC68HC11PA8/MC68HC11PB8 includes 45 pins that are arranged into five 8-bit ports (A, B, C, E and F), one 6-bit port (D) and one 1-bit port (G).<sup>†</sup>

Ports A, B, C, D, F and G are fully bidirectional; port E pins are input only, except for port E[7, 6] which may be used as I/O lines for the I<sup>2</sup>C bus system. Each of the bidirectional ports serves a purpose other than I/O, depending on the operating mode or peripheral function selected. Note that ports B, C, F, and G are available for I/O functions only in single chip and bootstrap modes. Refer to Table 2-2 for details of the port signals' functions in different operating modes.

*Note:* When using the information about port functions, do not confuse pin function with the electrical state of the pin at reset. All general purpose I/O pins configured as inputs at reset are in a high-impedance state. Port data registers reflect the functional state of the port at reset. The pin function is mode dependent.

## 2.11.1 Port A

Port A is an 8-bit general purpose I/O port with a data register (PORTA) and a data direction register (DDRA). Port A pins share functions with the 16-bit timer system (see Section 10 for further information). PORTA can be read at any time and always returns the pin level. If written, PORTA stores the data in internal latches. The pins are driven only if they are configured as outputs. Writes to PORTA do not change the pin state when the pins are configured for timer output compares.

Out of reset, port A pins [7:0] are general purpose high-impedance inputs. When the functions associated with these pins are disabled, the bits in DDRA govern the I/O state of the associated pin. For further information, refer to Section 6.

## 2.11.2 Port B

Port B is an 8-bit general purpose I/O port with a data register (PORTB) and a data direction register (DDRB). In single chip mode, port B pins are general purpose I/O pins (PB[7:0]). In expanded mode, port B pins act as the high-order address lines (A[15:8]) of the address bus.

PORTB can be read at any time and always returns the pin level. If PORTB is written, the data is stored in internal latches. The pins are driven only if they are configured as outputs in single chip or bootstrap mode. For further information, refer to Section 6.

Pins PE5 and PE4 are not present on 64-pin QFP MC68HC11PA8 packed devices. They are present on 64-pin QFP MC68HC11PB8 devices and also on 68-pin CLCC packaged versions of the MC68HC711PA8/MC68HC711PB8, which are available as samples only. Contact your local Motorola Sales Office for more information.

| Port/bit             | Single chip and<br>bootstrap mode | Expanded multiplexed<br>and special test mode |  |  |  |  |
|----------------------|-----------------------------------|-----------------------------------------------|--|--|--|--|
| PA7                  | PA7/PAI a                         | nd/or OC1                                     |  |  |  |  |
| PA6                  | PA6/OC2 a                         | and/or OC1                                    |  |  |  |  |
| PA5                  | PA5/OC3 a                         | and/or OC1                                    |  |  |  |  |
| PA4                  | PA4/OC4 a                         | and/or OC1                                    |  |  |  |  |
| PA3                  | PA3/OC5/IC4                       | and/or OC1                                    |  |  |  |  |
| PA2                  | PA2                               | /IC1                                          |  |  |  |  |
| PA1                  | PA1                               | /IC2                                          |  |  |  |  |
| PA0                  | PAO                               | /IC3                                          |  |  |  |  |
| PB[7:0]              | PB[7:0]                           | A[15:8]                                       |  |  |  |  |
| PC[7:0]              | PC[7:0]                           | D[7:0]                                        |  |  |  |  |
| PD5                  | PD5                               | i/ <del>SS</del>                              |  |  |  |  |
| PD4                  | PD4/S0                            | CK/SCL                                        |  |  |  |  |
| PD3                  | PD3/MC                            | )SI/SDA                                       |  |  |  |  |
| PD2                  | PD2/                              | MISO                                          |  |  |  |  |
| PD1                  | PD1/                              | /TXD                                          |  |  |  |  |
| PD0                  | PD0/                              | RXD                                           |  |  |  |  |
| PE7                  | Input only/ana                    | log inputs/SCL                                |  |  |  |  |
| PE6                  | Input only/analog inputs/SDA      |                                               |  |  |  |  |
| PE[5:0] <sup>†</sup> | Input only/a                      | nalog inputs                                  |  |  |  |  |
| PF[7:0]              | PF[7:0]                           | A[7:0]                                        |  |  |  |  |
| PG7                  | PG7                               | R/W                                           |  |  |  |  |

#### Table 2-2 Port signal functions

Port B pins include on-chip pull-up devices which can be enabled or disabled via the port pull-up assignment register (PPAR).

## 2.11.3 Port C

Port C is an 8-bit general purpose I/O port with a data register (PORTC) and a data direction register (DDRC). In single chip mode, port C pins are general purpose I/O pins (PC[7:0]). In the expanded mode, port C pins are configured as data bus pins (D[7:0]).

PORTC can be read at any time; inputs return the pin level and outputs return the pin driver input level. If PORTC is written, the data is stored in internal latches. The pins are driven only if they are configured as outputs in single chip or bootstrap mode. Port C pins are general purpose inputs out of reset in single chip and bootstrap modes. In expanded and test modes, these pins are data bus lines out of reset.

The CWOM control bit in the OPT2 register disables port C's p-channel output drivers. Because the n-channel driver is not affected by CWOM, setting CWOM causes port C to become an open-drain-type output port suitable for wired-OR operation. In wired-OR mode (PORTC bits at logic level zero), the pins are actively driven low by the n-channel driver. When a port C bit is at

logic level one, the associated pin is in a high impedance state as neither the n-channel nor the p-channel devices are active. It is customary to have an external pull-up resistor on lines that are driven by open-drain devices. Port C can only be configured for wired-OR operation when the MCU is in single chip mode. For further information, refer to Section 6.

## 2.11.4 Port D

Port D, a 6-bit general purpose I/O port, has a data register (PORTD) and a data direction register (DDRD). The six port D lines (D[5:0]) can be used for general purpose I/O, for the serial communications interface (SCI, pins [1,0]) and for either the serial peripheral interface (SPI, pins [5:2]) or the I<sup>2</sup>C bus system (pins [4, 3]).

PORTD can be read at any time; inputs return the pin level and outputs return the pin driver input level. If PORTD is written, the data is stored in internal latches. The pins are driven only if port D is configured for general purpose output.

The DWOM bit in SPCR disables the p-channel output drivers of pins D[5:2], and the WOMS bit in SCCR1 disables those of pins D[1,0]. Because the n-channel driver is not affected by DWOM or WOMS, setting either bit causes the corresponding port D pins to become open-drain-type outputs suitable for wired-OR operation. In wired-OR mode (PORTD bits at logic level zero), the pins are actively driven low by the n-channel driver. When a port D bit is at logic level one, the associated pin is in a high impedance state as neither the n-channel nor the p-channel devices are active. It is customary to have an external pull-up resistor on lines that are driven by open-drain devices. Port D can be configured for wired-OR operation when the MCU is in single chip or expanded mode.

For further information, refer to Section 6, Section 7 (SCI), Section 8 (PC) and Section 9 (SPI).

## 2.11.5 Port E

Port E pins can be used as the analog inputs for the analog-to-digital converter, or as general-purpose inputs. Pins PE[7, 6] may alternatively be used as the I/O pins for the  $^{2}$ C bus, depending on the state of the MBSP bit in the CONFIG register.

For further information, refer to Section 6, Section 8 (I<sup>2</sup>C bus) and Section 11 (A/D).

## 2.11.6 Port F

Port F is an 8-bit general purpose I/O port with a data register (PORTF) and a data direction register (DDRF). In single chip mode, port F pins are general purpose I/O pins (PF[7:0]). In expanded mode, port F pins act as the low-order address lines (A[7:0]) of the address bus.

PORTF can be read at any time and always returns the pin level. If PORTF is written, the data is stored in internal latches. The pins are driven only if they are configured as outputs in single chip or bootstrap mode.

Port F pins include on-chip pull-up devices that can be enabled or disabled via the port pull-up assignment register (PPAR). For further information, refer to Section 6.

## 2.11.7 Port G

In single-chip and bootstrap modes, Port G is a 1-bit general purpose I/O port with a data register (PORTG) and a data direction register (DDRG). In expanded mode, PG7 is the R/W signal.

PORTG can be read at any time in single-chip and bootstrap modes; when an input, it returns the pin level, and when an output, it returns the pin driver input level. If PORTG is written, the data is stored into an internal latch. The pin is driven only if it is configured as an output.

PG7 includes an on-chip pull-up device that can be enabled or disabled via the port pull-up assignment register (PPAR). For further information, refer to Section 6.

## THIS PAGE LEFT BLANK INTENTIONALLY

# 3

## **CPU CORE AND INSTRUCTION SET**

This section discusses the M68HC11 central processing unit (CPU) architecture, its addressing modes and the instruction set. For more detailed information on the instruction set, refer to the *M68HC11 Reference Manual (M68HC11RM/AD)*.

The CPU is designed to treat all peripheral, I/O and memory locations identically, as addresses in the 64Kbyte memory map. This is referred to as memory-mapped I/O. There are no special instructions for I/O that are separate from those used for memory. This architecture also allows accessing an operand from an external memory location with no execution-time penalty.

## 3.1 Registers

M68HC11 CPU registers are an integral part of the CPU and are not addressed as if they were memory locations. The seven registers are shown in Figure 3-1 and are discussed in the following paragraphs.



Figure 3-1 Programming model

## 3.1.1 Accumulators A, B and D

Accumulators A and B are general purpose 8-bit registers that hold operands and results of arithmetic calculations or data manipulations. For some instructions, these two accumulators are treated as a single double-byte (16-bit) accumulator called accumulator D. Although most operations can use accumulators A or B interchangeably, the following exceptions apply:

- The ABX and ABY instructions add the contents of 8-bit accumulator B to the contents of 16-bit register X or Y, but there are no equivalent instructions that use A instead of B.
- The TAP and TPA instructions transfer data from accumulator A to the condition code register, or from the condition code register to accumulator A, however, there are no equivalent instructions that use B rather than A.
- The decimal adjust accumulator A (DAA) instruction is used after binary-coded decimal (BCD) arithmetic operations, but there is no equivalent BCD instruction to adjust accumulator B.
- The add, subtract, and compare instructions associated with both A and B (ABA, SBA, and CBA) only operate in one direction, making it important to plan ahead to ensure the correct operand is in the correct accumulator.

## 3.1.2 Index register X (IX)

The IX register provides a 16-bit indexing value that can be added to the 8-bit offset provided in an instruction to create an effective address. The IX register can also be used as a counter or as a temporary storage register.

## 3.1.3 Index register Y (IY)

The 16-bit IY register performs an indexed mode function similar to that of the IX register. However, most instructions using the IY register require an extra byte of machine code and an extra cycle of execution time because of the way the opcode map is implemented. Refer to Section 3.3 for further information.

## 3.1.4 Stack pointer (SP)

The M68HC11 CPU has an automatic program stack. This stack can be located anywhere in the address space and can be any size up to the amount of memory available in the system. Normally the SP is initialized by one of the first instructions in an application program. The stack is configured as a data structure that grows downward from high memory to low memory. Each time a new byte is pushed onto the stack, the SP is decremented. Each time a byte is pulled from the stack, the SP is incremented. At any given time, the SP holds the 16-bit address of the next free location in the stack. Figure 3-2 is a summary of SP operations.





When a subroutine is called by a jump to subroutine (JSR) or branch to subroutine (BSR) instruction, the address of the instruction after the JSR or BSR is automatically pushed onto the stack, less significant byte first. When the subroutine is finished, a return from subroutine (RTS) instruction is executed. The RTS pulls the previously stacked return address from the stack, and loads it into the program counter. Execution then continues at this recovered return address.

When an interrupt is recognized, the current instruction finishes normally, the return address (the current value in the program counter) is pushed onto the stack, all of the CPU registers are pushed onto the stack, and execution continues at the address specified by the vector for the interrupt. At the end of the interrupt service routine, an RTI instruction is executed. The RTI instruction causes the saved registers to be pulled off the stack in reverse order. Program execution resumes at the return address.

There are instructions that push and pull the A and B accumulators and the X and Y index registers. These instructions are often used to preserve program context. For example, pushing accumulator A onto the stack when entering a subroutine that uses accumulator A, and then pulling accumulator A off the stack just before leaving the subroutine, ensures that the contents of a register will be the same after returning from the subroutine as it was before starting the subroutine.

## 3.1.5 Program counter (PC)

The program counter, a 16-bit register, contains the address of the next instruction to be executed. After reset, the program counter is initialized from one of six possible vectors, depending on operating mode and the cause of reset.

| Table 3-1 | Reset vector | comparison |
|-----------|--------------|------------|
|-----------|--------------|------------|

|              | POR or RESET pin | Clock monitor  | COP watchdog   |
|--------------|------------------|----------------|----------------|
| Normal       | \$FFFE, \$FFFF   | \$FFFC, \$FFFD | \$FFFA, \$FFFB |
| Test or Boot | \$BFFE, \$BFFF   | \$BFFE, \$BFFF | \$BFFE, \$BFFF |

## 3.1.6 Condition code register (CCR)

This 8-bit register contains five condition code indicators (C, V, Z, N, and H), two interrupt masking bits, (IRQ and XIRQ) and a stop disable bit (S). In the M68HC11 CPU, condition codes are automatically updated by most instructions. For example, load accumulator A (LDAA) and store accumulator A (STAA) instructions automatically set or clear the N, Z, and V condition code flags. Pushes, pulls, add B to X (ABX), add B to Y (ABY), and transfer/exchange instructions do not affect the condition codes. Refer to Table 3-2, which shows the condition codes that are affected by a particular instruction.

## 3.1.6.1 Carry/borrow (C)

The C-bit is set if the arithmetic logic unit (ALU) performs a carry or borrow during an arithmetic operation. The C-bit also acts as an error flag for multiply and divide operations. Shift and rotate instructions operate with and through the carry bit to facilitate multiple-word shift operations.

## 3.1.6.2 **Overflow (V)**

The overflow bit is set if an operation causes an arithmetic overflow. Otherwise, the V-bit is cleared.

## 3.1.6.3 Zero (Z)

The Z-bit is set if the result of an arithmetic, logic, or data manipulation operation is zero. Otherwise, the Z-bit is cleared. Compare instructions do an internal implied subtraction and the condition codes, including Z, reflect the results of that subtraction. A few operations (INX, DEX, INY, and DEY) affect the Z-bit and no other condition flags. For these operations, only = and  $\neq$  conditions can be determined.

## 3.1.6.4 Negative (N)

The N-bit is set if the result of an arithmetic, logic, or data manipulation operation is negative; otherwise, the N-bit is cleared. A result is said to be negative if its most significant bit (MSB) is set (MSB = 1). A quick way to test whether the contents of a memory location has the MSB set is to load it into an accumulator and then check the status of the N-bit.

## 3.1.6.5 Interrupt mask (I)

The interrupt request (IRQ) mask (I-bit) is a global mask that disables all maskable interrupt sources. While the I-bit is set, interrupts can become pending, but the operation of the CPU continues uninterrupted until the I-bit is cleared. After any reset, the I-bit is set by default and can only be cleared by a software instruction. When an interrupt is recognized, the I-bit is set after the registers are stacked, but before the interrupt vector is fetched. After the interrupt has been serviced, a return from interrupt instruction is normally executed, restoring the registers to the values that were present before the interrupt occurred. Normally, the I-bit is zero after a return from interrupt is executed. Although the I-bit can be cleared within an interrupt service routine, 'nesting' interrupts in this way should only be done when there is a clear understanding of latency and of the arbitration mechanism. Refer to Section 5.

## 3.1.6.6 Half carry (H)

The H-bit is set when a carry occurs between bits 3 and 4 of the arithmetic logic unit during an ADD, ABA, or ADC instruction. Otherwise, the H-bit is cleared. Half carry is used during BCD operations.

## 3.1.6.7 X interrupt mask (X)

The XIRQ mask (X) bit disables interrupts from the  $\overline{XIRQ}$  pin. After any reset, X is set by default and must be cleared by a software instruction. When an  $\overline{XIRQ}$  interrupt is recognized, the X- and I-bits are set after the registers are stacked, but before the interrupt vector is fetched. After the interrupt has been serviced, an RTI instruction is normally executed, causing the registers to be restored to the values that were present before the interrupt occurred. The X interrupt mask bit is set only by hardware  $\overline{RESET}$  or  $\overline{XIRQ}$  acknowledge). X is cleared only by program instruction (TAP, where the associated bit of A is 0; or RTI, where bit 6 of the value loaded into the CCR from the stack has been cleared). There is no hardware action for clearing X.

## 3.1.6.8 Stop disable (S)

Setting the STOP disable (S) bit prevents the STOP instruction from putting the M68HC11 into a low-power stop condition. If the STOP instruction is encountered by the CPU while the S-bit is set, it is treated as a no-operation (NOP) instruction, and processing continues to the next instruction. S is set by reset — STOP disabled by default.

## 3.2 Data types

The M68HC11 CPU supports the following data types:

- Bit data
- 8-bit and 16-bit signed and unsigned integers
- 16-bit unsigned fractions
- 16-bit addresses

A byte is eight bits wide and can be accessed at any byte location. A word is composed of two consecutive bytes with the most significant byte at the lower value address. Because the M68HC11 is an 8-bit CPU, there are no special requirements for alignment of instructions or operands.

## 3.3 Opcodes and operands

The M68HC11 family of microcontrollers uses 8-bit opcodes. Each opcode identifies a particular instruction and associated addressing mode to the CPU. Several opcodes are required to provide each instruction with a range of addressing capabilities. Only 256 opcodes would be available if the range of values were restricted to the number able to be expressed in 8-bit binary numbers.

A four-page opcode map has been implemented to expand the number of instructions. An additional byte, called a prebyte, directs the processor from page 0 of the opcode map to one of the other three pages. As its name implies, the additional byte precedes the opcode.

A complete instruction consists of a prebyte, if any, an opcode, and zero, one, two, or three operands. The operands contain information the CPU needs for executing the instruction. Complete instructions can be from one to five bytes long.

## 3.4 Addressing modes

Six addressing modes; immediate, direct, extended, indexed, inherent, and relative, detailed in the following paragraphs, can be used to access memory. All modes except inherent mode use an effective address. The effective address is the memory address from which the argument is fetched or stored, or the address from which execution is to proceed. The effective address can be specified within an instruction, or it can be calculated.

## 3.5 Immediate (IMM)

In the immediate addressing mode an argument is contained in the byte(s) immediately following the opcode. The number of bytes following the opcode matches the size of the register or memory location being operated on. There are two, three, and four (if prebyte is required) byte immediate instructions. The effective address is the address of the byte following the instruction.

## 3.5.1 Direct (DIR)

In the direct addressing mode, the low-order byte of the operand address is contained in a single byte following the opcode, and the high-order byte of the address is assumed to be \$00. Addresses \$00–\$FF are thus accessed directly, using two-byte instructions. Execution time is reduced by eliminating the additional memory access required for the high-order address byte. In most applications, this 256-byte area is reserved for frequently referenced data. In M68HC11 MCUs, the memory map can be configured for combinations of internal registers, RAM, or external memory to occupy these addresses.

## 3.5.2 Extended (EXT)

In the extended addressing mode, the effective address of the argument is contained in two bytes following the opcode byte. These are three-byte instructions (or four-byte instructions if a prebyte is required). One or two bytes are needed for the opcode and two for the effective address.

## 3.5.3 Indexed (IND, X; IND, Y)

In the indexed addressing mode, an 8-bit unsigned offset contained in the instruction is added to the value contained in an index register (IX or IY) — the sum is the effective address. This addressing mode allows referencing any memory location in the 64Kbyte address space. These are two- to five-byte instructions, depending on whether or not a prebyte is required.

## 3.5.4 Inherent (INH)

In the inherent addressing mode, all the information necessary to execute the instruction is contained in the opcode. Operations that use only the index registers or accumulators, as well as control instructions with no arguments, are included in this addressing mode. These are one or two-byte instructions.

## 3.5.5 Relative (REL)

The relative addressing mode is used only for branch instructions. If the branch condition is true, an 8-bit signed offset included in the instruction is added to the contents of the program counter to form the effective branch address. Otherwise, control proceeds to the next instruction. These are usually two-byte instructions.

## 3.6 Instruction set

Refer to Table 3-2, which shows all the M68HC11 instructions in all possible addressing modes. For each instruction, the table shows the operand construction, the number of machine code bytes, and execution time in CPU E clock cycles.

| Table 3-2 | Instruction set | (Page 1 of 6) |
|-----------|-----------------|---------------|
|-----------|-----------------|---------------|

| Maamania            | Oneration                | Description                             | Addressing                                      |                               | Instruction                      |                       | Condition codes                             |
|---------------------|--------------------------|-----------------------------------------|-------------------------------------------------|-------------------------------|----------------------------------|-----------------------|---------------------------------------------|
| winemonic           | Operation                | Description                             | mode                                            | Opcode                        | Operand                          | Cycles                | SXHINZV                                     |
| ABA                 | Add accumulators         | $A + B \Longrightarrow A$               | INH                                             | 1B                            | —                                | 2                     | $ \Delta - \Delta \Delta \Delta$            |
| ABX                 | Add B to X               | $IX + (00:B) \Longrightarrow IX$        | INH                                             | 3A                            | -                                | 3                     |                                             |
| ABY                 | Add B to Y               | $IY + (00:B) \Longrightarrow IY$        | INH                                             | 18 3A                         | -                                | 4                     |                                             |
| ADCA (opr)          | Add with carry to A      | $A + M + C \Longrightarrow A$           | A IMM<br>A DIR<br>A EXT<br>A IND, X<br>A IND, Y | 89<br>99<br>B9<br>A9<br>18 A9 | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 | $ \Delta - \Delta \Delta \Delta$            |
| ADCB (opr)          | Add with carry to B      | $B + M + C \Longrightarrow B$           | B IMM<br>B DIR<br>B EXT<br>B IND, X<br>B IND, Y | C9<br>D9<br>F9<br>E9<br>18 E9 | ii<br>dd<br>hh ll<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 | $ \Delta - \Delta \Delta \Delta$            |
| ADDA (opr)          | Add memory to A          | $A + M \Longrightarrow A$               | A IMM<br>A DIR<br>A EXT<br>A IND, X<br>A IND, Y | 8B<br>9B<br>BB<br>AB<br>18 AB | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 | $ \Delta - \Delta \Delta \Delta$            |
| ADDB (opr)          | Add memory to B          | $B + M \Rightarrow B$                   | B IMM<br>B DIR<br>B EXT<br>B IND, X<br>B IND, Y | CB<br>DB<br>FB<br>EB<br>18 EB | ii<br>dd<br>hh ll<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 | $ \Delta - \Delta \Delta \Delta$            |
| ADDD (opr)          | Add 16-bit to D          | $D + (M:M+1) \Rightarrow D$             | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y           | C3<br>D3<br>F3<br>E3<br>18 E3 | jj kk<br>dd<br>hh ll<br>ff<br>ff | 4<br>5<br>6<br>7      | Δ Δ Δ                                       |
| ANDA (opr)          | AND A with memory        | $A \cdot M \Rightarrow A$               | A IMM<br>A DIR<br>A EXT<br>A IND, X<br>A IND, Y | 84<br>94<br>B4<br>A4<br>18 A4 | ii<br>dd<br>hh ll<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 | Δ Δ 0 ·                                     |
| ANDB (opr)          | AND B with memory        | $B \cdot M \Rightarrow B$               | B IMM<br>B DIR<br>B EXT<br>B IND, X<br>B IND, Y | C4<br>D4<br>F4<br>E4<br>18 E4 | ii<br>dd<br>hh II<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 | Δ Δ 0 ·                                     |
| ASL (opr)           | Arithmetic shift left    |                                         | EXT<br>IND, X<br>IND, Y                         | 78<br>68<br>18 68             | hh II<br>ff<br>ff                | 6<br>6<br>7           | ΔΔΔ                                         |
| ASLA                | Arithmetic shift left A  | b7 b0                                   | A INH                                           | 48                            | _                                | 2                     | $   \Delta$ $\Delta$ $\Delta$               |
| ASLB                | Arithmetic shift left B  |                                         | B INH                                           | 58                            | -                                | 2                     | $   \Delta$ $\Delta$ $\Delta$               |
| ASLD                | Arithmetic shift left D  |                                         | INH                                             | 05                            | -                                | 3                     | $\left  \right  \Delta \Delta \Delta$       |
| ASR                 | Arithmetic shift right   |                                         | EXT<br>IND, X<br>IND, Y                         | 77<br>67<br>18 67             | hh ll<br>ff<br>ff                | 6<br>6<br>7           | ΔΔΔ                                         |
| ASRA                | Arithmetic shift right A | b7 b0                                   | A INH                                           | 47                            | -                                | 2                     | $   \Delta$ $\Delta$ $\Delta$               |
| ASRB                | Arithmetic shift right B |                                         | B INH                                           | 57                            | -                                | 2                     | $   \Delta$ $\Delta$ $\Delta$               |
| BCC (rel)           | Branch if carry clear    | C = 0 ?                                 | REL                                             | 24                            | rr                               | 3                     |                                             |
| BCLR (opr)<br>(msk) | Clear bit(s)             | $M \cdot (\overline{mm}) \Rightarrow M$ | DIR<br>IND, X<br>IND, Y                         | 15<br>1D<br>18 1D             | dd mm<br>ff mm<br>ff mm          | 6<br>7<br>8           | $\left  \right  \Delta \Delta \overline{0}$ |
| BCS (rel)           | Branch if carry set      | C = 1 ?                                 | REL                                             | 25                            | rr                               | 3                     |                                             |
| BEQ (rel)           | Branch if equal to zero  | Z = 1?                                  | REL                                             | 27                            | rr                               | 3                     |                                             |
| BGE (rel)           | Branch if ≥zero          | $N \oplus V = 0$ ?                      | REL                                             | 2C                            | rr                               | 3                     |                                             |
| BGT (rel)           | Branch if > zero         | Z + (N ⊕ V) = 0 ?                       | REL                                             | 2E                            | rr                               | 3                     |                                             |
| BHI (rel)           | Branch if higher         | C + Z = 0 ?                             | REL                                             | 22                            | rr                               | 3                     |                                             |

| Maamonio                     | Operation                   | Description                | Addressing                                      |                               | Instruction                      |                       | Conditio | on codes                            |
|------------------------------|-----------------------------|----------------------------|-------------------------------------------------|-------------------------------|----------------------------------|-----------------------|----------|-------------------------------------|
| whemonic                     | Operation                   | Description                | mode                                            | Opcode                        | Operand                          | Cycles                | S X H I  | N Z V C                             |
| BHS (rel)                    | Branch if higher or same    | C = 0 ?                    | REL                                             | 24                            | rr                               | 3                     |          |                                     |
| BITA (opr)                   | Bit(s) test A with memory   | A • M                      | A IMM<br>A DIR<br>A EXT<br>A IND, X<br>A IND, Y | 85<br>95<br>85<br>A5<br>18 A5 | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 |          | ΔΔΟ —                               |
| BITB (opr)                   | Bit(s) test B with memory   | B∙M                        | B IMM<br>B DIR<br>B EXT<br>B IND, X<br>B IND, Y | C5<br>D5<br>F5<br>E5<br>18 E5 | ii<br>dd<br>hh ll<br>ff          | 2<br>3<br>4<br>4<br>5 |          | ΔΔ0 —                               |
| BLE (rel)                    | Branch if ≤zero             | Z + (N ⊕ V) = 1 ?          | REL                                             | 2F                            | rr                               | 3                     |          |                                     |
| BLO (rel)                    | Branch if lower             | C = 1 ?                    | REL                                             | 25                            | rr                               | 3                     |          |                                     |
| BLS (rel)                    | Branch if lower or same     | C + Z = 1?                 | REL                                             | 23                            | rr                               | 3                     |          |                                     |
| BLT (rel)                    | Branch if < zero            | N ⊕ V = 1 ?                | REL                                             | 2D                            | rr                               | 3                     |          |                                     |
| BMI (rel)                    | Branch if minus             | N = 1 ?                    | REL                                             | 2B                            | rr                               | 3                     |          |                                     |
| BNE (rel)                    | Branch if ≠ zero            | Z = 0 ?                    | REL                                             | 26                            | rr                               | 3                     |          |                                     |
| BPL(rel)                     | Branch if plus              | N = 0 ?                    | REL                                             | 2A                            | rr                               | 3                     |          |                                     |
| BRA (rel)                    | Branch always               | 1 = 1 ?                    | REL                                             | 20                            | rr                               | 3                     |          |                                     |
| BRCLR(opr)<br>(msk)<br>(rel) | Branch if bit(s) clear      | M • mm = 0 ?               | DIR<br>IND, X<br>IND, Y                         | 13<br>1F<br>18 1F             | dd mm rr<br>ff mm rr<br>ff mm rr | 6<br>7<br>8           |          |                                     |
| BRN (rel)                    | Branch never                | 1 = 0 ?                    | REL                                             | 21                            | rr                               | 3                     |          |                                     |
| BRSET(opr)<br>(msk)<br>(rel) | Branch if bit(s) set        | <b>M</b> • mm = 0 ?        | DIR<br>IND, X<br>IND, Y                         | 12<br>1E<br>18 1E             | dd mm rr<br>ff mm rr<br>ff mm rr | 6<br>7<br>8           |          |                                     |
| BSET (opr)<br>(msk)          | Set bit(s)                  | $M + mm \Rightarrow M$     | DIR<br>IND, X<br>IND, Y                         | 14<br>1C<br>18 1C             | dd mm<br>ff mm<br>ff mm          | 6<br>7<br>8           |          | $\Delta \Delta 0 -$                 |
| BSR (rel)                    | Branch to subroutine        | see Figure 3-2             | REL                                             | 8D                            | rr                               | 6                     |          |                                     |
| BVC (rel)                    | Branch if overflow clear    | V = 0 ?                    | REL                                             | 28                            | rr                               | 3                     |          |                                     |
| BVS (rel)                    | Branch if overflow set      | V = 1?                     | REL                                             | 29                            | rr                               | 3                     |          |                                     |
| CBA                          | Compare A with B            | A – B                      | INH                                             | 11                            | -                                | 2                     |          | $\Delta$ $\Delta$ $\Delta$ $\Delta$ |
| CLC                          | Clear carry bit             | $0 \Rightarrow C$          | INH                                             | 0C                            | -                                | 2                     |          | 0                                   |
| CLI                          | Clear interrupt mask        | $0 \Rightarrow I$          | INH                                             | 0E                            | -                                | 2                     | 0        |                                     |
| CLR (opr)                    | Clear memory byte           | $0 \Rightarrow M$          | DIR<br>IND, X<br>IND, Y                         | 7F<br>6F<br>18 6F             | hh II<br>ff<br>ff                | 6<br>6<br>7           |          | 0 1 0 0                             |
| CLRA                         | Clear accumulator A         | $0 \Rightarrow A$          | A INH                                           | 4F                            | —                                | 2                     |          | 0 1 0 0                             |
| CLRB                         | Clear accumulator B         | $0 \Rightarrow B$          | B INH                                           | 5F                            | —                                | 2                     |          | 0 1 0 0                             |
| CLV                          | Clear overflow flag         | $0 \Rightarrow V$          | INH                                             | 0A                            | —                                | 2                     |          | 0 -                                 |
| CMPA (opr)                   | Compare A with memory       | A – M                      | A IMM<br>A DIR<br>A EXT<br>A IND, X<br>A IND, Y | 81<br>91<br>B1<br>A1<br>18 A1 | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 |          | ΔΔΔΔ                                |
| CMPB (opr)                   | Compare B with memory       | B – M                      | B IMM<br>B DIR<br>B EXT<br>B IND, X<br>B IND, Y | C1<br>D1<br>F1<br>E1<br>18 E1 | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 |          | ΔΔΔΔ                                |
| COM (opr)                    | Ones complement memory byte | $FF - M \Longrightarrow M$ | EXT<br>IND, X<br>IND, Y                         | 73<br>63<br>18 63             | hh II<br>ff<br>ff                | 6<br>6<br>7           |          | ΔΔ01                                |
| COMA                         | Ones complement A           | $FF - A \Longrightarrow A$ | A INH                                           | 43                            | -                                | 2                     |          | $\Delta \Delta 0 1$                 |
| COMB                         | Ones complement B           | $FF - B \Rightarrow B$     | B INH                                           | 53                            | -                                | 2                     |          | $\Delta \Delta 0 1$                 |

## Table 3-2Instruction set (Page 2 of 6)

| Masmonio   | Oneration                       | Description                       | A                | ddressing Instruction C               |                            |                            | C                               | ond | ditic                 | n co | odes |   |   |   |   |          |   |
|------------|---------------------------------|-----------------------------------|------------------|---------------------------------------|----------------------------|----------------------------|---------------------------------|-----|-----------------------|------|------|---|---|---|---|----------|---|
| wnemonic   | Operation                       | Description                       |                  | mode                                  | Оро                        | code                       | Opera                           | nd  | Cycles                | S    | Х    | Н | I | Ν | Z | ۷        | С |
| CPD (opr)  | Compare D with memory (16-bit)  | D – (M:M+1)                       |                  | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | 1A<br>1A<br>1A<br>1A<br>CD | 83<br>93<br>B3<br>A3<br>A3 | jj k<br>dd<br>hh ll<br>ff<br>ff | k   | 5<br>6<br>7<br>7<br>7 | _    | -    | - | _ | Δ | Δ | Δ        | Δ |
| CPX (opr)  | Compare IX with memory (16-bit) | IX – (M:M+1)                      |                  | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | CD                         | 8C<br>9C<br>BC<br>AC<br>AC | jj k<br>dd<br>hh ll<br>ff<br>ff | k   | 4<br>5<br>6<br>7      | _    | -    | - | - | Δ | Δ | Δ        | Δ |
| CPY (opr)  | Compare IY with memory (16-bit) | IY – (M:M+1)                      |                  | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | 18<br>18<br>18<br>1A<br>18 | 8C<br>9C<br>BC<br>AC<br>AC | jj k<br>dd<br>hh ll<br>ff<br>ff | k   | 5<br>6<br>7<br>7<br>7 | -    | -    | - | _ | Δ | Δ | Δ        | Δ |
| DAA        | Decimal adjust A                | adjust sum to BCD                 |                  | INH                                   |                            | 19                         | —                               |     | 2                     | -    | _    | — | — | Δ | Δ | ?        | Δ |
| DEC (opr)  | Decrement memory byte           | $M - 1 \Rightarrow M$             |                  | ext<br>IND, X<br>IND, Y               | 18                         | 7A<br>6A<br>6A             | hh II<br>ff<br>ff               |     | 6<br>6<br>7           | -    | -    | - | - | Δ | Δ | Δ        | - |
| DECA       | Decrement accumulator A         | $A - 1 \Longrightarrow A$         | А                | INH                                   |                            | 4A                         | —                               |     | 2                     | -    | _    | — | _ | Δ | Δ | Δ        | - |
| DECB       | Decrement accumulator B         | $B - 1 \Longrightarrow B$         | В                | INH                                   |                            | 5A                         | -                               |     | 2                     | -    | —    | — | — | Δ | Δ | $\Delta$ | - |
| DES        | Decrement stack pointer         | $SP - 1 \Rightarrow SP$           |                  | INH                                   |                            | 34                         | -                               |     | 3                     | -    | -    | - | - | - | _ | _        | - |
| DEX        | Decrement index register X      | $IX - 1 \Rightarrow IX$           |                  | INH                                   |                            | 09                         | -                               |     | 3                     | -    | _    | - | - | - | Δ | _        | - |
| DEY        | Decrement index register Y      | $IY - 1 \Longrightarrow IY$       |                  | INH                                   | 18                         | 09                         | -                               |     | 4                     | -    | -    | - | - | - | Δ | _        | - |
| EORA (opr) | Exclusive OR A with memory      | $A \oplus M \Longrightarrow A$    | A<br>A<br>A<br>A | imm<br>Dir<br>Ext<br>IND, X<br>IND, Y | 18                         | 88<br>98<br>B8<br>A8<br>A8 | ii<br>dd<br>hh II<br>ff<br>ff   |     | 2<br>3<br>4<br>4<br>5 | -    | -    | - | _ | Δ | Δ | 0        | _ |
| EORB (opr) | Exclusive OR B with memory      | $B \oplus M \Longrightarrow A$    | B<br>B<br>B<br>B | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | 18                         | C8<br>D8<br>F8<br>E8<br>E8 | ii<br>dd<br>hh II<br>ff<br>ff   |     | 2<br>3<br>4<br>4<br>5 | _    | -    | - | - | Δ | Δ | 0        | - |
| FDIV       | Fractional divide, 16 by 16     | $D/IX\RightarrowIX;r\RightarrowD$ |                  | INH                                   |                            | 03                         | —                               |     | 41                    | -    | _    | — | _ | — | Δ | Δ        | Δ |
| IDIV       | Integer divide, 16 by 16        | $D/IX\RightarrowIX;r\RightarrowD$ |                  | INH                                   |                            | 02                         | —                               |     | 41                    | -    | _    | _ | _ | _ | Δ | 0        | Δ |
| INC (opr)  | Increment memory byte           | $M+1 \Longrightarrow M$           |                  | ext<br>IND, X<br>IND, Y               | 18                         | 7C<br>6C<br>6C             | hh II<br>ff<br>ff               |     | 6<br>6<br>7           | -    | -    | - | - | Δ | Δ | Δ        | - |
| INCA       | Increment accumulator A         | $A + 1 \Longrightarrow A$         | A                | INH                                   |                            | 4C                         | -                               |     | 2                     | -    | _    | — | - | Δ | Δ | Δ        | — |
| INCB       | Increment accumulator B         | $B + 1 \Longrightarrow B$         | В                | INH                                   |                            | 5C                         | -                               |     | 2                     | -    | _    | - | - | Δ | Δ | Δ        | - |
| INS        | Increment stack pointer         | $SP + 1 \Rightarrow SP$           |                  | INH                                   |                            | 31                         | -                               |     | 3                     | -    | -    | - | - | - | - | _        | - |
| INX        | Increment index register X      | $IX + 1 \Longrightarrow IX$       |                  | INH                                   |                            | 08                         | -                               |     | 3                     | -    | -    | - | - | - | Δ | _        | - |
| INY        | Increment index register Y      | $IY + 1 \Rightarrow IY$           |                  | INH                                   | 18                         | 08                         | -                               |     | 4                     | -    | -    | - | - | - | Δ | _        | _ |
| JMP (opr)  | Jump                            | see Figure 3-2                    |                  | EXT<br>IND, X<br>IND, Y               | 18                         | 7E<br>6E<br>6E             | hh II<br>ff<br>ff               |     | 3<br>3<br>4           | -    | _    | _ | _ | - | _ | _        | - |
| JSR (opr)  | Jump to subroutine              | see Figure 3-2                    |                  | DIR<br>EXT<br>IND, X<br>IND, Y        | 18                         | 9D<br>BD<br>AD<br>AD       | dd<br>hh ll<br>ff               |     | 5<br>6<br>6<br>7      | -    | _    | _ | _ | _ | _ | _        | _ |
| LDAA (opr) | Load accumulator A              | $M \Longrightarrow A$             | A<br>A<br>A<br>A | imm<br>dir<br>Ext<br>IND, X<br>IND, Y | 18                         | 86<br>96<br>B6<br>A6<br>A6 | ii<br>dd<br>hh II<br>ff<br>ff   |     | 2<br>3<br>4<br>4<br>5 | -    | -    | - | - | Δ | Δ | 0        | - |

### Table 3-2 Instruction set (Page 3 of 6)

Γ

|            | <b>0</b> "                     |                                      | A                     | ddressing                             |                                           | Instruction                      |                       |     | Cor | nditio | on co | des |                   |
|------------|--------------------------------|--------------------------------------|-----------------------|---------------------------------------|-------------------------------------------|----------------------------------|-----------------------|-----|-----|--------|-------|-----|-------------------|
| Mnemonic   | Operation                      | Description                          |                       | mode                                  | Opcode                                    | Operand                          | Cycles                | S X | Н   | I      | Ν     | Z   | V C               |
| LDAB (opr) | Load accumulator B             | $M \Rightarrow B$                    | B<br>B<br>B<br>B<br>B | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | C6<br>D6<br>F6<br>E6<br>18 E6             | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 |     |     |        | Δ     | Δ   | 0 —               |
| LDD (opr)  | Load double accumulator D      | $M \Rightarrow A; M+1 \Rightarrow B$ |                       | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | CC<br>DC<br>FC<br>EC<br>18 EC             | jj kk<br>dd<br>hh II<br>ff<br>ff | 3<br>4<br>5<br>5<br>6 |     |     |        | Δ     | Δ   | 0 —               |
| LDS (opr)  | Load stack pointer             | M:M+1 ⇒ SP                           |                       | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | 8E<br>9E<br>BE<br>AE<br>18 AE             | jj kk<br>dd<br>hh ll<br>ff<br>ff | 3<br>4<br>5<br>5<br>6 |     |     |        | Δ     | Δ   | 0 —               |
| LDX (opr)  | Load index register X          | $M:M+1 \Rightarrow IX$               |                       | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | CE<br>DE<br>FE<br>EE<br>CD EE             | jj kk<br>dd<br>hh II<br>ff<br>ff | 3<br>4<br>5<br>5<br>6 |     |     |        | Δ     | Δ   | 0 —               |
| LDY (opr)  | Load index register Y          | $M:M+1 \Rightarrow IY$               |                       | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | 18 CE<br>18 DE<br>18 FE<br>1A EE<br>18 EE | jj kk<br>dd<br>hh II<br>ff       | 4<br>5<br>6<br>6      |     |     |        | Δ     | Δ   | 0 —               |
| LSL (opr)  | Logical shift left             |                                      |                       | ext<br>IND, X<br>IND, Y               | 78<br>68<br>18 68                         | hh II<br>ff<br>ff                | 6<br>6<br>7           |     |     |        | Δ     | Δ   | ΔΔ                |
| LSLA       | Logical shift left A           | b7 b0                                | А                     | INH                                   | 48                                        | —                                | 2                     |     |     |        | Δ     | Δ   | ΔΔ                |
| LSLB       | Logical shift Left B           |                                      | В                     | INH                                   | 58                                        | -                                | 2                     |     |     |        | Δ     | Δ   | $\Delta$ $\Delta$ |
| LSLD       | Logical shift left D           |                                      |                       | INH                                   | 05                                        | -                                | 3                     |     |     |        | Δ     | Δ   | ΔΔ                |
| LSR (opr)  | Logical shift right            | 0-+[]]]+C                            |                       | ext<br>IND, X<br>IND, Y               | 74<br>64<br>18 64                         | hh II<br>ff<br>ff                | 6<br>6<br>7           |     |     |        | 0     | Δ   | ΔΔ                |
| LSRA       | Logical shift right A          | b7 b0                                | А                     | INH                                   | 44                                        | -                                | 2                     |     |     |        | 0     | Δ   | $\Delta$ $\Delta$ |
| LSRB       | Logical shift right B          |                                      | В                     | INH                                   | 54                                        | -                                | 2                     |     |     |        | 0     | Δ   | $\Delta \Delta$   |
| LSRD       | Logical shift right D          |                                      |                       | INH                                   | 04                                        | -                                | 3                     |     |     |        | 0     | Δ   | ΔΔ                |
| MUL        | Multiply, 8 x 8                | $A * B \Rightarrow D$                |                       | INH                                   | 3D                                        | -                                | 10                    |     |     |        | -     | _   | - Δ               |
| NEG (opr)  | Twos complement memory byte    | $0 - M \Rightarrow M$                |                       | ext<br>IND, X<br>IND, Y               | 70<br>60<br>18 60                         | hh II<br>ff<br>ff                | 6<br>6<br>7           |     |     |        | Δ     | Δ   | ΔΔ                |
| NEGA       | Twos complement A              | $0 - A \Longrightarrow A$            | А                     | INH                                   | 40                                        | -                                | 2                     |     |     |        | Δ     | Δ   | ΔΔ                |
| NEGB       | Twos complement B              | $0 - B \Rightarrow B$                | В                     | INH                                   | 50                                        | -                                | 2                     |     |     |        | Δ     | Δ   | ΔΔ                |
| NOP        | No operation                   | no operation                         |                       | INH                                   | 01                                        | -                                | 2                     |     |     |        | -     | _   |                   |
| ORAA       | OR accumulator A (inclusive)   | $A + M \Rightarrow A$                | A<br>A<br>A<br>A      | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | 8A<br>9A<br>BA<br>AA<br>18 AA             | ii<br>dd<br>hh II<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 |     |     |        | Δ     | Δ   | 0 —               |
| ORAB       | OR accumulator B (inclusive)   | $B + M \Rightarrow B$                | B<br>B<br>B<br>B      | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y | CA<br>DA<br>FA<br>EA<br>18 EA             | ii<br>dd<br>hh II<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 |     |     |        | Δ     | Δ   | 0 —               |
| PSHA       | Push A onto stack              | $A \Rightarrow Stack; SP = SP-1$     | A                     | INH                                   | 36                                        | -                                | 3                     |     |     |        | -     | _   |                   |
| PSHB       | Push B onto stack              | $B \Rightarrow$ Stack; SP = SP-1     | В                     | INH                                   | 37                                        | -                                | 3                     |     |     |        | -     | _   |                   |
| PSHX       | Push IX onto stack (low first) | $IX \Rightarrow Stack; SP = SP-2$    |                       | INH                                   | 3C                                        | -                                | 4                     |     |     |        | -     | _   |                   |
| PSHY       | Push IY onto stack (low first) | $  IY \Rightarrow Stack; SP = SP-2$  |                       | INH                                   | 18 3C                                     |                                  | 5                     |     |     |        | -     | —   |                   |

## Table 3-2 Instruction set (Page 4 of 6)

|            | <b>0</b>                        | <b>D</b>                                     | Addressing                                      | Instruction                      |                               | Condition cod         | les                                             |       |
|------------|---------------------------------|----------------------------------------------|-------------------------------------------------|----------------------------------|-------------------------------|-----------------------|-------------------------------------------------|-------|
| Mnemonic   | Operation                       | Description                                  | mode                                            | Opcode                           | Operand                       | Cycles                | SXHINZ                                          | z v c |
| PULA       | Pull A from stack               | SP = SP+1; Stack $\Rightarrow$ A             | A INH                                           | 32                               | -                             | 4                     |                                                 |       |
| PULB       | Pull B from stack               | SP = SP+1; Stack $\Rightarrow$ B             | B INH                                           | 33                               | -                             | 4                     |                                                 |       |
| PULX       | Pull IX from stack (high first) | SP = SP+2; Stack $\Rightarrow$ IX            | INH                                             | 38                               | _                             | 5                     |                                                 |       |
| PULY       | Pull IY from stack (high first) | SP = SP+2; Stack $\Rightarrow$ IY            | INH                                             | 18 38                            | -                             | 6                     |                                                 |       |
| ROL (opr)  | Rotate left                     |                                              | EXT<br>IND, X<br>IND, Y                         | 79<br>69<br>18 69                | hh II<br>ff<br>ff             | 6<br>6<br>7           | Δ                                               | ΔΔΔ   |
| ROLA       | Rotate left A                   | b7 b0                                        | A INH                                           | 49                               | -                             | 2                     | $ \Delta$                                       | ΔΔΔ   |
| ROLB       | Rotate left B                   |                                              | B INH                                           | 59                               | -                             | 2                     | $ \Delta$                                       | ΔΔΔ   |
| ROR (opr)  | Rotate right                    | ┕╍┲┲┲                                        | EXT<br>IND, X<br>IND, Y                         | 76<br>66<br>18 66                | hh II<br>ff<br>ff             | 6<br>6<br>7           | Δ Δ                                             | ΔΔΔ   |
| RORA       | Rotate right A                  | b7 b0                                        | A INH                                           | 46                               | -                             | 2                     | $ \Delta$                                       | ΔΔΔ   |
| RORB       | Rotate right B                  |                                              | B INH                                           | 56                               | -                             | 2                     | $ \Delta$                                       | ΔΔΔ   |
| RTI        | Return from interrupt           | see Figure 3-2                               | INH                                             | 3B                               | -                             | 12                    | $\Delta \downarrow \Delta \Delta \Delta \Delta$ | ΔΔΔ   |
| RTS        | Return from subroutine          | see Figure 3-2                               | INH                                             | 39                               | -                             | 5                     |                                                 |       |
| SBA        | Subtract B from A               | $A - B \Longrightarrow A$                    | INH                                             | 10                               | -                             | 2                     | Δ Δ                                             | ΔΔΔ   |
| SBCA (opr) | Subtract with carry from A      | $A - M - C \Longrightarrow A$                | A IMM<br>A DIR<br>A EXT<br>A IND, X<br>A IND Y  | 82<br>92<br>B2<br>A2<br>18 A2    | ii<br>dd<br>hh ll<br>ff       | 2<br>3<br>4<br>4<br>5 | Δ Δ                                             | ΔΔΔ   |
| SBCB (opr) | Subtract with carry from B      | $B - M - C \Longrightarrow B$                | B IMM<br>B DIR<br>B EXT<br>B IND, X<br>B IND, Y | C2<br>D2<br>F2<br>E2<br>18 E2    | ii<br>dd<br>hh ll<br>ff<br>ff | 2<br>3<br>4<br>4<br>5 | Δ                                               | ΔΔΔ   |
| SEC        | Set carry                       | $1 \Rightarrow C$                            | INH                                             | 0D                               | -                             | 2                     |                                                 | 1     |
| SEI        | Set interrupt mask              | 1 ⇒ I                                        | INH                                             | 0F                               | -                             | 2                     | 1                                               |       |
| SEV        | Set overflow flag               | $1 \Rightarrow V$                            | INH                                             | 0B                               | -                             | 2                     |                                                 | - 1 - |
| STAA (opr) | Store accumulator A             | $A \Rightarrow M$                            | A DIR<br>A EXT<br>A IND, X<br>A IND, Y          | 97<br>B7<br>A7<br>18 A7          | dd<br>hh ll<br>ff<br>ff       | 3<br>4<br>4<br>5      | Δ                                               | Δ 0 — |
| STAB (opr) | Store accumulator B             | $B \Rightarrow M$                            | B DIR<br>B EXT<br>B IND, X<br>B IND, Y          | D7<br>F7<br>E7<br>18 E7          | dd<br>hh ll<br>ff             | 3<br>4<br>4<br>5      | Δ Δ                                             | Δ 0 — |
| STD (opr)  | Store accumulator D             | $A \Longrightarrow M; B \Longrightarrow M+1$ | DIR<br>Ext<br>IND, X<br>IND, Y                  | DD<br>FD<br>ED<br>18 ED          | dd<br>hh ll<br>ff             | 4<br>5<br>5<br>6      | Δ Δ                                             | Δ 0 — |
| STOP       | Stop internal clocks            | -                                            | INH                                             | CF                               | -                             | 2                     |                                                 |       |
| STS (opr)  | Store stack pointer             | $SP \Rightarrow M:M+1$                       | DIR<br>Ext<br>IND, X<br>IND, Y                  | 9F<br>BF<br>AF<br>18 AF          | dd<br>hh II<br>ff             | 4<br>5<br>5<br>6      | Δ Δ                                             | Δ 0 — |
| STX (opr)  | Store index register X          | $IX \Rightarrow M:M+1$                       | DIR<br>EXT<br>IND, X<br>IND, Y                  | DF<br>FF<br>EF<br>CD EF          | dd<br>hh ll<br>ff             | 4<br>5<br>5<br>6      | Δ                                               | Δ 0 — |
| STY (opr)  | Store index register Y          | $IY \Rightarrow M:M+1$                       | DIR<br>EXT<br>IND, X<br>IND, Y                  | 18 DF<br>18 FF<br>1A EF<br>18 EF | dd<br>hh ll<br>ff<br>ff       | 5<br>6<br>6           |                                                 | Δ 0 — |

## Table 3-2 Instruction set (Page 5 of 6)

Г

|            | Onenting                    | Description                          | Addressing                                      |                               | Instruction                      |                       |   | (            | cond | ditic | n co | des | _ | ٦ |
|------------|-----------------------------|--------------------------------------|-------------------------------------------------|-------------------------------|----------------------------------|-----------------------|---|--------------|------|-------|------|-----|---|---|
| winemonic  | Operation                   | Description                          | mode                                            | Opcode                        | Operand                          | Cycles                | S | Х            | н    | I     | Ν    | Z   | v | с |
| SUBA (opr) | Subtract memory from A      | $A - M \Longrightarrow A$            | A IMM<br>A DIR<br>A EXT<br>A IND, X<br>A IND, Y | 80<br>90<br>B0<br>A0<br>18 A0 | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 | _ | _            | _    | _     | Δ    | Δ   | Δ | Δ |
| SUBB (opr) | Subtract memory from B      | $B-M\RightarrowB$                    | B IMM<br>B DIR<br>B EXT<br>B IND, X<br>B IND, Y | C0<br>D0<br>F0<br>E0<br>18 E0 | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 | _ | -            | -    | -     | Δ    | Δ   | Δ | Δ |
| SUBD (opr) | Subtract memory from D      | D − M:M+1 $\Rightarrow$ D            | IMM<br>DIR<br>EXT<br>IND, X<br>IND, Y           | 83<br>93<br>B3<br>A3<br>18 A3 | jj kk<br>dd<br>hh ll<br>ff<br>ff | 4<br>5<br>6<br>6<br>7 | _ | -            | _    | -     | Δ    | Δ   | Δ | Δ |
| SWI        | Software interrupt          | see Figure 3-2                       | INH                                             | 3F                            | -                                | 14                    | _ | _            | _    | 1     | _    |     | _ | - |
| TAB        | Transfer A to B             | $A \Rightarrow B$                    | INH                                             | 16                            | -                                | 2                     | - | _            | _    | _     | Δ    | Δ   | 0 | - |
| TAP        | Transfer A to CC register   | $A \Rightarrow CCR$                  | INH                                             | 06                            | _                                | 2                     | Δ | $\downarrow$ | Δ    | Δ     | Δ    | Δ   | Δ | Δ |
| TBA        | Transfer B to A             | $B \Rightarrow A$                    | INH                                             | 17                            | -                                | 2                     | - | _            | _    | _     | Δ    | Δ   | 0 | - |
| TEST       | Test (only in test modes)   | address bus increments               | INH                                             | 00                            | -                                | t                     | - | _            | _    | _     | -    | _   | _ | - |
| TPA        | Transfer CC register to A   | $CCR \Rightarrow A$                  | INH                                             | 07                            | -                                | 2                     | - | _            | -    | -     | -    | _   | _ | - |
| TST (opr)  | Test for zero or minus      | M – 0                                | EXT<br>IND, X<br>IND, Y                         | 7D<br>6D<br>18 6D             | hh II<br>ff<br>ff                | 6<br>6<br>7           | - | -            | -    | -     | Δ    | Δ   | 0 | 0 |
| TSTA       | Test A for zero or minus    | A – 0                                | A INH                                           | 4D                            | -                                | 2                     | - | _            | _    | _     | Δ    | Δ   | 0 | 0 |
| TSTB       | Test B for zero or minus    | B – 0                                | B INH                                           | 5D                            | -                                | 2                     | - | _            | _    | _     | Δ    | Δ   | 0 | 0 |
| TSX        | Transfer stack pointer to X | $SP + 1 \Rightarrow IX$              | INH                                             | 30                            | -                                | 3                     | - | -            | _    | _     | -    | _   | _ | - |
| TSY        | Transfer stack pointer to Y | $SP + 1 \Rightarrow IY$              | INH                                             | 18 30                         | -                                | 4                     | - | _            | _    | _     | —    | _   | _ | - |
| TXS        | Transfer X to stack pointer | $IX - 1 \Rightarrow SP$              | INH                                             | 35                            | -                                | 3                     | - | _            | _    | _     | -    | _   | _ | - |
| TYS        | Transfer Y to stack pointer | $IY - 1 \Rightarrow SP$              | INH                                             | 18 35                         | -                                | 4                     | - | _            | -    | -     | -    | _   | _ | - |
| WAI        | Wait for interrupt          | stack registers & WAIT               | INH                                             | 3E                            | -                                | ‡                     | - | -            | -    | -     | -    | _   | _ | - |
| XGDX       | Exchange D with X           | $IX \Rightarrow D; D \Rightarrow IX$ | INH                                             | 8F                            | -                                | 3                     | - | -            | _    | -     | -    | _   | _ | - |
| XGDY       | Exchange D with Y           | $IY \Rightarrow D; D \Rightarrow IY$ | INH                                             | 18 8F                         | _                                | 4                     | - | _            | _    | _     | -    | _   | _ | - |

#### Table 3-2 Instruction set (Page 6 of 6)

#### Operators

- ⇒ Is transferred to
- Boolean AND
- + Arithmetic addition, except where used as an inclusive-OR symbol in Boolean formulae
- ⊕ Exclusive-OR
- Multiply
- : Concatenation
- Arithmetic subtraction, or negation symbol -(Twos complement)

#### Cycles

- † Infinite, or until reset occurs
- 12 cycles are used, beginning with the opcode fetch. A wait state is entered, which remains in effect for an integer number of MPU E clock cycles (n) until an interrupt is recognised. Finally, two additional cycles are used to fetch the appropriate interrupt vector. (14 + n, total).

#### Operands

- dd 8-bit direct address (\$0000-\$00FF); the high byte is assumed to be zero
- ff 8-bit positive offset (\$00 to \$FF (0 to 256)) is added to the contents of the index register
- hh High order byte of 16-bit extended address
- ii One byte of immediate data
- jj High order byte of 16-bit immediate data
- kk Low order byte of 16-bit immediate data
- II Low order byte of 16-bit extended address
- mm 8-bit mask (set bits to be affected)
- rr Signed relative offset (\$80 to \$7F (-128 to +127)); offset is relative to the address following the offset byte

#### **Condition Codes**

- Bit not changed
- 0 Bit always cleared
- 1 Bit always set
- Δ Bit set or cleared, depending on the operation
- ↓ Bit can be cleared, but cannot become set
- ? Not defined

#### **CPU CORE AND INSTRUCTION SET**

# 4

## **OPERATING MODES AND ON-CHIP MEMORY**

This section contains information about the modes that define MC68HC11PA8/MC68HC11PB8 operating conditions, and about the on-chip memory that allows the MCU to be configured for various applications.

## 4.1 Operating modes

The values of the mode select inputs MODB and MODA during reset determine the operating mode (See Table 4-4). Single chip and expanded modes are the normal modes. In single chip mode only on-board memory is available. Expanded mode, however, allows access to external memory. Each of these two normal modes is paired with a special mode. Bootstrap, a variation of the single chip mode, is a special mode that executes a bootloader program in an internal bootstrap ROM. Test is a special mode that allows privileged access to internal resources.

## 4.1.1 Single chip operating mode

In single chip operating mode, the MC68HC11PA8/MC68HC11PB8 microcontroller has no external address or data bus. Ports B, C, F, and the  $R/\overline{W}$  pin are available for general purpose parallel I/O.

## 4.1.2 Expanded operating mode

In expanded operating mode, the MCU can access a 64K byte physical address space. The address space includes the same on-chip memory addresses used for single chip mode, in addition to external memory and peripheral devices.

The expansion bus is made up of ports B, C, and F, and the  $R/\overline{W}$  signal. In expanded mode, high order address bits are output on the port B pins, low order address bits on the port F pins, and the data bus on port C. The  $R/\overline{W}/PG7$  pin signals the direction of data transfer on the port C bus.

To allow access to slow peripherals, off chip accesses can be extended by one E clock cycle, under control of the STRCH bit in the OPT2 register. The E clock stretches externally, but the internal clocks are not affected so that timers and serial systems are not corrupted. See Section 4.3.2.5.

A security feature can protect EEPROM data when in expanded mode; see Section 4.4.4.

## 4.1.3 Special test mode

Special test, a variation of the expanded mode, is used during Motorola's internal production testing, and is not intended or recommended for any other purpose. Its specification is subject to change without notice.

## 4.1.4 Special bootstrap mode

When the MCU is reset in special bootstrap mode, a small on-chip ROM is enabled at address \$BE40-\$BFFF. The ROM contains a reset vector and a bootloader program. The MCU fetches the reset vector, then executes the bootloader.

For normal use of the bootloader program, send a synchronization byte \$FF to the SCI receiver at either E clock +256, or E clock +1664 (7812 or 1200 baud respectively, for an E clock of 2MHz). Then download up to 2048 bytes of program data (which is put into RAM starting at \$0080). These characters are echoed through the transmitter. The bootloader program ends the download after a timeout of four character times or 2048 bytes. When loading is complete, the program jumps to location \$0080 and begins executing the code. Use of an external pull-up resistor is required when using the SCI transmitter pin (TXD) because port D pins are configured for wired-OR operation by the bootloader. In bootstrap mode, the interrupt vectors point to RAM. This allows the use of interrupts through a jump table.

Further baud rate options are available on the MC68HC11PA8/MC68HC11PB8 by using a different value for the synchronization byte, as shown in Table 4-1.

A special mode exists that allows a low frequency crystal to be used if the PLL is active. In this case, the value on port F is loaded into the SYNR register just after reset, to be used as the multiplication factor for the crystal frequency. If the PLL is not active, then the bootloader runs at the crystal frequency. Refer to Section 2.5 for more information on the operation of the PLL circuitry.

Refer also to Motorola application note *AN1060, M68HC11 Bootstrap Mode* (the bootloader mode is similar to that used on the MC68HC11K4).

| Sync. | Timeout |          | Baud rates for an E clock of: |         |         |         |  |  |  |  |  |
|-------|---------|----------|-------------------------------|---------|---------|---------|--|--|--|--|--|
| byte  | delay   | 2.00 MHz | 2.10MHz                       | 3.00MHz | 3.15MHz | 4.00MHz |  |  |  |  |  |
| \$FF  | 4 char. | 7812     | 8192                          | 11718   | 12288   | 15624   |  |  |  |  |  |
| \$FF  | 4       | 1200     | 1260                          | 1800    | 1890    | 2 400   |  |  |  |  |  |
| \$F0  | 4.9     | 9600     | 10080                         | 14400   | 15120   | 19200   |  |  |  |  |  |
| \$FD  | 17.3    | 5208     | 5461                          | 7812    | 8192    | 10416   |  |  |  |  |  |
| \$FD  | 13      | 3906     | 4096                          | 5859    | 6144    | 7812    |  |  |  |  |  |

| Table 4-1 | Example | bootloader | baud | rates |
|-----------|---------|------------|------|-------|
|           |         |            |      |       |

## 4.2 On-chip memory

The MC68HC11PA8/MC68HC11PB8 MCU includes 2K bytes of on-chip RAM, 48K bytes of ROM/*EPROM* and 512 bytes of EEPROM. The bootloader ROM occupies a 512 byte block of the memory map. The CONFIG register is implemented as a separate EEPROM byte.



Figure 4-1 MC68HC11PA8/MC68HC11PB8/MC68HC711PA8/MC68HC711PB8 memory map

## 4.2.1 Mapping allocations

Memory locations for on-chip resources are the same for both expanded and single chip modes. The 128-byte register block originates at \$0000 on reset and can be placed at any other 4K boundary (\$x000) after reset by writing an appropriate value to the INIT register. Refer to Figure 4-1, which shows the memory map.

The on-board 2K byte RAM is initially located at \$0080 after reset. The RAM is divided into two sections, of 128 bytes and 1920 bytes. If RAM and registers are both mapped to the same 4K boundary, RAM starts at \$x080 and 128 bytes are remapped at \$x800-\$x87F. Otherwise, RAM starts at \$x000. See Figure 4-2.

Remapping is accomplished by writing appropriate values into the two nibbles of the INIT register. See Section 4.3.2.2.

The 512-byte EEPROM is initially located at \$0E00 after reset, when EEPROM is enabled in the memory map by the CONFIG register. EEPROM can be placed in any other 4K page (\$xE00) by writing to the INIT2 register.

The ROMAD and ROMON bits in the CONFIG register control the position and presence of ROM, *or EPROM*, in the memory map. In special test mode, the ROMON bit is cleared so the ROM/*EPROM* is removed from the memory map. In single chip mode, the ROMAD bit is set to one after reset, which enables the ROM/*EPROM* at \$4000–\$FFFF. In expanded mode, the ROM/*EPROM* may be enabled from \$0000–\$BFFF (ROMAD = 0) to allow an external memory to contain the interrupt vectors and initialization code.

In special bootstrap mode, a bootloader ROM is enabled at locations \$BE40-\$BFFF. The vectors for special bootstrap mode are contained in the bootloader program. The boot ROM occupies a 512 byte block of the memory map, though not all locations are used.

## 4.2.1.1 RAM

The MC68HC11PA8/MC68HC711PB8 has 2K bytes of fully static RAM that are used for storing instructions, variables and temporary data during program execution. RAM can be placed at any 4K boundary in the 64K byte address space by writing an appropriate value to the INIT register.

By default, RAM is initially located at \$0080 in the memory map. Direct addressing mode can access the first 128 locations of RAM using a one-byte address operand. Direct mode accesses save program memory space and execution time. Registers can be moved to other boundaries to allow 256 bytes of RAM to be located in direct addressing space. See Figure 4-2.

The on-chip RAM is a fully static memory. RAM contents can be preserved during periods of processor inactivity by either of two methods, both of which reduce power consumption:

- During the software-based STOP mode, MCU clocks are stopped, but the MCU continues to draw power from V<sub>DD</sub>. Power supply current is directly related to operating frequency in CMOS integrated circuits and there is very little leakage when the clocks are stopped. These two factors reduce power consumption while the MCU is in STOP mode.
- 2) To reduce power consumption to a minimum, V<sub>DD</sub> can be turned off, and the MODB/VSTBY pin can be used to supply RAM power from either a battery back-up or a second power supply. Although this method requires external hardware, it is very effective. Refer to Section 2 for information about how to connect the stand-by RAM power supply and to Section 5 for a description of low power operation.

## 4.2.1.2 ROM and EPROM

The MCU has 48K bytes of ROM/*EPROM*. The ROM/*EPROM* array is enabled when the ROMON bit in the CONFIG register is set to one (erased). The ROMAD bit in CONFIG places the ROM/*EPROM* at either \$4000–\$FFFF (ROMAD = 1) or at \$0000–\$BFFF (ROMAD = 0) when coming out of reset in expanded mode.

## 4.2.1.3 Bootloader ROM

The bootloader ROM is enabled at address \$BE40-\$BFFF during special bootstrap mode. The reset vector is fetched from this ROM and the MCU executes the bootloader firmware. In normal modes, the bootloader ROM is disabled.

## 4.2.2 Registers

In Table 4-2, a summary of registers and control bits, the registers are shown in ascending order within the 128-byte register block. The addresses shown are for default block mapping (\$0000–\$007F), however, the INIT register remaps the block to any 4K page (\$x000–\$x07F). See Section 4.3.2.2.

| Register name                      | Address | bit 7    | bit 6 | bit 5 | bit 4 | bit 3  | bit 2 | bit 1 | bit 0   | State<br>on reset |
|------------------------------------|---------|----------|-------|-------|-------|--------|-------|-------|---------|-------------------|
| Port A data (PORTA)                | \$0000  | PA7      | PA6   | PA5   | PA4   | PA3    | PA2   | PA1   | PA0     | undefined         |
| Data direction A (DDRA)            | \$0001  | DDA7     | DDA6  | DDA5  | DDA4  | DDA3   | DDA2  | DDA1  | DDA0    | 0000 0000         |
| Data direction B (DDRB)            | \$0002  | DDB7     | DDB6  | DDB5  | DDB4  | DDB3   | DDB2  | DDB1  | DDB0    | 0000 0000         |
| Data direction F (DDRF)            | \$0003  | DDF7     | DDF6  | DDF5  | DDF4  | DDF3   | DDF2  | DDF1  | DDF0    | 0000 0000         |
| Port B data (PORTB)                | \$0004  | PB7      | PB6   | PB5   | PB4   | PB3    | PB2   | PB1   | PB0     | undefined         |
| Port F data (PORTF)                | \$0005  | PF7      | PF6   | PF5   | PF4   | PF3    | PF2   | PF1   | PF0     | undefined         |
| Port C data (PORTC)                | \$0006  | PC7      | PC6   | PC5   | PC4   | PC3    | PC2   | PC1   | PC0     | undefined         |
| Data direction C (DDRC)            | \$0007  | DDC7     | DDC6  | DDC5  | DDC4  | DDC3   | DDC2  | DDC1  | DDC0    | 0000 0000         |
| Port D data (PORTD)                | \$0008  | 0        | 0     | PD5   | PD4   | PD3    | PD2   | PD1   | PD0     | undefined         |
| Data direction D (DDRD)            | \$0009  | 0        | 0     | DDD5  | DDD4  | DDD3   | DDD2  | DDD1  | DDD0    | 0000 0000         |
| Port E data (PORTE)                | \$000A  | PE7      | PE6   | PE5   | PE4   | PE3    | PE2   | PE1   | PE0     | undefined         |
| Timer compare force (CFORC)        | \$000B  | FOC1     | FOC2  | FOC3  | FOC4  | FOC5   | 0     | 0     | 0       | 0000 0000         |
| Output compare 1 mask (OC1M)       | \$000C  | OC1M7    | OC1M6 | OC1M5 | OC1M4 | OC1M3  | 0     | 0     | 0       | 0000 0000         |
| Output compare 1 data (OC1D)       | \$000D  | OC1D7    | OC1D6 | OC1D5 | OC1D4 | OC1D3  | 0     | 0     | 0       | 0000 0000         |
| Timer count (TCNT) high            | \$000E  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | 0000 0000         |
| Timer count (TCNT) low             | \$000F  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | 0000 0000         |
| Timer input capture 1 (TIC1) high  | \$0010  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | undefined         |
| Timer input capture 1 (TIC1) low   | \$0011  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| Timer input capture 2 (TIC2) high  | \$0012  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | undefined         |
| Timer input capture 2 (TIC2) low   | \$0013  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| Timer input capture 3 (TIC3) high  | \$0014  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | undefined         |
| Timer input capture 3 (TIC3) low   | \$0015  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| Timer output compare 1 (TOC1) high | \$0016  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | 1111 1111         |
| Timer output compare 1 (TOC1) low  | \$0017  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | 1111 1111         |
| Timer output compare 2 (TOC2) high | \$0018  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | 1111 1111         |
| Timer output compare 2 (TOC2) low  | \$0019  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | 1111 1111         |
| Timer output compare 3 (TOC3) high | \$001A  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | 1111 1111         |
| Timer output compare 3 (TOC3) low  | \$001B  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | 1111 1111         |
| Timer output compare 4 (TOC4) high | \$001C  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | 1111 1111         |
| Timer output compare 4 (TOC4) low  | \$001D  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | 1111 1111         |
| Capture 4/compare 5 (TI4/O5) high  | \$001E  | (bit 15) | (14)  | (13)  | (12)  | (11)   | (10)  | (9)   | (bit 8) | 1111 1111         |
| Capture 4/compare 5 (TI4/O5) low   | \$001F  | (bit 7)  | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | 1111 1111         |
| Timer control 1 (TCTL1)            | \$0020  | OM2      | OL2   | OM3   | OL3   | OM4    | OL4   | OM5   | OL5     | 0000 0000         |
| Timer control 2 (TCTL2)            | \$0021  | EDG4B    | EDG4A | EDG1B | EDG1A | EDG2B  | EDG2A | EDG3B | EDG3A   | 0000 0000         |
| Timer interrupt mask 1 (TMSK1)     | \$0022  | OC1I     | OC2I  | OC3I  | OC4I  | I4/05I | IC1I  | IC2I  | IC3I    | 0000 0000         |

## Table 4-2 Register and control bit assignments (Page 1 of 3)

4

| Table 4-2 | Register and co | ontrol bit assignments | (Page 2 of 3) |
|-----------|-----------------|------------------------|---------------|
|-----------|-----------------|------------------------|---------------|

| Register name                                 | Address | bit 7   | bit 6 | bit 5 | bit 4 | bit 3  | bit 2 | bit 1 | bit 0   | State<br>on reset |
|-----------------------------------------------|---------|---------|-------|-------|-------|--------|-------|-------|---------|-------------------|
| Timer interrupt flag 1 (TFLG1)                | \$0023  | OC1F    | OC2F  | OC3F  | OC4F  | 14/05F | IC1F  | IC2F  | IC3F    | 0000 0000         |
| Timer interrupt mask 2 (TMSK2)                | \$0024  | TOI     | RTII  | PAOVI | PAII  | 0      | 0     | PR1   | PR0     | 0000 0000         |
| Timer interrupt flag 2 (TFLG2)                | \$0025  | TOF     | RTIF  | PAOVF | PAIF  | 0      | 0     | 0     | 0       | 0000 0000         |
| Pulse accumulator control (PACTL)             | \$0026  | 0       | PAEN  | PAMOD | PEDGE | 0      | 14/05 | RTR1  | RTR0    | 0000 0000         |
| Pulse accumulator count (PACNT)               | \$0027  | (bit 7) | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| SPI control (SPCR)                            | \$0028  | SPIE    | SPE   | DWOM  | MSTR  | CPOL   | CPHA  | SPR1  | SPR0    | 0000 01uu         |
| SPI status (SPSR)                             | \$0029  | SPIF    | WCOL  | 0     | MODF  | 0      | 0     | XPIN  | IPIN    | 0000 00uu         |
| SPI data (SPDR)                               | \$002A  | (bit 7) | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| EPROM programming (EPROG) <sup>‡</sup>        | \$002B  | MBE     | 0     | ELAT  | EXCOL | EXROW  | 0     | 0     | EPGM    | 0000 0000         |
| Port pull-up assignment (PPAR)                | \$002C  | 0       | 0     | 0     | 0     | 1      | GPPUE | FPPUE | BPPUE   | 0000 1111         |
| Reserved                                      | \$002D  |         |       |       |       |        |       |       |         |                   |
| PLL control (PLLCR)                           | \$002E  | PLLON   | BCS   | AUTO  | BWC   | VCOT   | MCS   | 0     | WEN     | x011 1000         |
| Synthesizer program (SYNR)                    | \$002F  | SYNX1   | SYNX0 | SYNY5 | SYNY4 | SYNY3  | SYNY2 | SYNY1 | SYNY0   | mask option       |
| A/D control & status (ADCTL)                  | \$0030  | CCF     | 0     | SCAN  | MULT  | CD     | CC    | СВ    | CA      | u0uu uuuu         |
| A/D result 1 (ADR1)                           | \$0031  | (bit 7) | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| A/D result 2 (ADR2)                           | \$0032  | (bit 7) | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| A/D result 3 (ADR3)                           | \$0033  | (bit 7) | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| A/D result 4 (ADR4)                           | \$0034  | (bit 7) | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| Block protect (BPROT)                         | \$0035  | BULKP   | 0     | 0     | PTCON | BPRT3  | BPRT2 | BPRT1 | BPRT0   | 1001 1111         |
| Reserved                                      | \$0036  |         |       |       |       |        |       |       |         |                   |
| EEPROM mapping (INIT2)                        | \$0037  | EE3     | EE2   | EE1   | EE0   | 0      | 0     | 0     | 0       | 0000 0000         |
| System config. options 2 (OPT2)               | \$0038  | LIRDV   | CWOM  | STRCH | IRVNE | LSBF   | SPR2  | EXT4X | XIRQE   | 000x 0000         |
| System config. options 1 (OPTION)             | \$0039  | ADPU    | CSEL  | IRQE  | DLY   | CME    | FCME  | CR1   | CR0     | 0001 0000         |
| COP timer arm/reset (COPRST)                  | \$003A  | (bit 7) | (6)   | (5)   | (4)   | (3)    | (2)   | (1)   | (bit 0) | undefined         |
| EEPROM programming (PPROG)                    | \$003B  | ODD     | EVEN  | 0     | BYTE  | ROW    | ERASE | EELAT | EEPGM   | 0000 0000         |
| Highest priority interrupt (HPRIO)            | \$003C  | RBOOT   | SMOD  | MDA   | PSEL4 | PSEL3  | PSEL2 | PSEL1 | PSEL0   | xxx0 0110         |
| RAM & I/O mapping (INIT)                      | \$003D  | RAM3    | RAM2  | RAM1  | RAM0  | REG3   | REG2  | REG1  | REG0    | 0000 0000         |
| Factory test (TEST1)                          | \$003E  | TILOP   | PLTST | OCCR  | CBYP  | DISR   | FCM   | FCOP  | 0       | 0000 0000         |
| Configuration control (CONFIG)                | \$003F  | ROMAD   | MBSP  | CLK4X | PAREN | NOSEC  | NOCOP | ROMON | EEON    | XXXX XXXX         |
| I <sup>2</sup> C bus address (MADR)           | \$0040  | MADR7   | MADR6 | MADR5 | MADR4 | MADR3  | MADR2 | MADR1 | 0       | 0000 0000         |
| I <sup>2</sup> C bus frequency divider (MFDR) | \$0041  | 0       | 0     | 0     | MBC4  | MBC3   | MBC2  | MBC1  | MBC0    | 0000 0000         |
| I <sup>2</sup> C bus control (MCR)            | \$0042  | MEN     | MIEN  | MSTA  | MTX   | TXAK   | 0     | 0     | 0       | 0000 0000         |
| I <sup>2</sup> C bus status register (MSR)    | \$0043  | MCF     | MAAS  | MBB   | MAL   | 0      | SRW   | MIF   | RXAK    | 1000 0001         |
| I <sup>2</sup> C bus data register (MDR)      | \$0044  | TRXD7   | TRXD6 | TRXD5 | TRXD4 | TRXD3  | TRXD2 | TRXD1 | TRXD0   | undefined         |
| Reserved                                      | \$0045  |         |       |       |       |        |       |       |         |                   |

| Register name              | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|----------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Reserved                   | \$0046  |       |       |       |       |       |       |       |       |                   |
|                            | to      |       |       |       |       |       |       |       |       |                   |
| Reserved                   | \$006F  |       |       |       |       |       |       |       |       |                   |
| SCI baud rate high (SCBDH) | \$0070  | BTST  | BSPL  | BRST  | SBR12 | SBR11 | SBR10 | SBR9  | SBR8  | 0000 0000         |
| SCI baud rate low (SCBDL)  | \$0071  | SBR7  | SBR6  | SBR5  | SBR4  | SBR3  | SBR2  | SBR1  | SBR0  | 0000 0100         |
| SCI control 1 (SCCR1)      | \$0072  | LOOPS | WOMS  | 0     | М     | WAKE  | ILT   | PE    | PT    | 0000 0000         |
| SCI control 2 (SCCR2)      | \$0073  | TIE   | TCIE  | RIE   | ILIE  | TE    | RE    | RWU   | SBK   | 0000 0000         |
| SCI status 1 (SCSR1)       | \$0074  | TDRE  | TC    | RDRF  | IDLE  | OR    | NF    | FE    | PF    | 1100 0000         |
| SCI status 2 (SCSR2)       | \$0075  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | RAF   | 0000 0000         |
| SCI data high (SCDRH)      | \$0076  | R8    | T8    | 0     | 0     | 0     | 0     | 0     | 0     | undefined         |
| SCI data low (SCDRL)       | \$0077  | R7T7  | R6T6  | R5T5  | R4T4  | R3T3  | R2T2  | R1T1  | R0T0  | undefined         |
| Reserved                   | \$0078  |       |       |       |       |       |       |       |       |                   |
| Reserved                   | \$0079  |       |       |       |       |       |       |       |       |                   |
| Reserved                   | \$007A  |       |       |       |       |       |       |       |       |                   |
| Reserved                   | \$007B  |       |       |       |       |       |       |       |       |                   |
| Reserved                   | \$007C  |       |       |       |       |       |       |       |       |                   |
| Reserved                   | \$007D  |       |       |       |       |       |       |       |       |                   |
| Port G data (PORTG)        | \$007E  | PG7   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | undefined         |
| Data direction G (DDRG)    | \$007F  | DDG7  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0000 0000         |

#### Table 4-2 Register and control bit assignments (Page 3 of 3)

#### KEY

<sup>‡</sup> Applies only to EPROM devices

x State on reset depends on mode selected

u State of bit on reset is undefined

## 4.3 System initialization

Registers and bits that control initialization and the basic operation of the MCU are protected against writes except under special circumstances. The following table lists registers that can be written only once after reset, or that must be written within the first 64 cycles after reset.

| Register<br>address | Register<br>name                               | Must be written in<br>first 64 cycles | Write<br>once only |
|---------------------|------------------------------------------------|---------------------------------------|--------------------|
| \$x024              | Timer interrupt mask register 2 (TMSK2)        | (1)                                   | —                  |
| \$x035              | Block protect register (BPROT)                 | (2)                                   | _                  |
| \$x037              | EEPROM mapping register (INIT2)                | No                                    | Yes                |
| \$x038              | System configuration options register 2 (OPT2) | No                                    | (3)                |
| \$x039              | System configuration options register (OPTION) | (4)                                   | _                  |
| \$x03D              | RAM and I/O map register (INIT)                | (5)                                   | —                  |

| Table 4-3         Registers with limited write acces | Table 4-3 | Registers | with | limited | write | access |
|------------------------------------------------------|-----------|-----------|------|---------|-------|--------|
|------------------------------------------------------|-----------|-----------|------|---------|-------|--------|

(1) When SMOD = 0, bits 1 and 0 can be written only once, during the first 64 cycles, after which they become read-only. When SMOD = 1, however, these bits can be written at any time. All other bits can be written at any time.

(2) Bits can be written to zero once and only in the first 64 cycles or in special modes. Bits can be set to one at any time.

- (3) Bit 0 (XIRQE) and bit 1 (EXT4X) can be written only once; bit 4 (IRVNE) can be written only once in single chip and user expanded modes.
- (4) When SMOD = 0, bits 5, 4, 2, 1, and 0 can be written once and only in the first 64 cycles. When SMOD = 1, however, bits 5, 4, 2, 1, and 0 can be written at any time. All other bits can be written at any time.
- (5) When SMOD = 0, bits can be written only once, during the first 64 cycles, after which the register becomes read-only. When SMOD = 1, bits can be written at any time.

## 4.3.1 Mode selection

The four mode variations are selected by the logic states of the mode A (MODA) and mode B (MODB) pins during reset. The MODA and MODB logic levels determine the logic state of the special mode (SMOD) and mode A (MDA) control bits in the highest priority I-bit interrupt and miscellaneous (HPRIO) register.

After reset is released, the mode select pins no longer influence the MCU operating mode. In single chip operating mode, MODA pin is connected to a logic zero. In expanded mode, MODA is normally connected to V<sub>DD</sub> through a pull-up resistor of 4.7 k $\Omega$ . The MODA pin also functions as the load instruction register (LIR) pin when the MCU is not in reset. The open-drain active low LIR output pin drives low during the first E cycle of each instruction. The MODB pin also functions as the stand-by power input (VSTBY), which allows the RAM contents to be maintained in the absence of V<sub>DD</sub>.

Refer to Table 4-4, which is a summary of mode pin operation, the mode control bits and the four operating modes.

A normal mode is selected when MODB is logic one during reset. One of three reset vectors is fetched from address \$FFFA-\$FFFF, and program execution begins from the address indicated by this vector. If MODB is logic zero during reset, the special mode reset vector is fetched from addresses \$BFFA-\$BFFF and software has access to special test features. Refer to Section 5.

## 4.3.1.1 HPRIO — Highest priority I-bit interrupt & misc. register

|                                    | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Highest priority interrupt (HPRIO) | \$003C  | RBOOT | SMOD  | MDA   | PSEL4 | PSEL3 | PSEL2 | PSEL1 | PSEL0 | xxx0 0110         |

*Note:* RBOOT, SMOD and MDA bits depend on the power-up initialization mode and can only be written in special modes when SMOD = 1. Refer to Table 4-4.

#### RBOOT — Read bootstrap ROM

- 1 (set) Bootloader ROM enabled, at \$BE40-\$BFFF.
- 0 (clear) Bootloader ROM disabled and not in map.

#### SMOD — Special mode select

- 1 (set) Special mode variation in effect.
- 0 (clear) Normal mode variation in effect.

Once cleared, cannot be set again.

#### MDA — Mode select A

MC68HC11PA8

- 1 (set) Normal expanded or special test mode. (Expanded buses active.)
- 0 (clear) Normal single chip or special bootstrap mode. (Ports active.)

| Inputs |      | Modo              | Control bits in HPRIO (latched at reset) |      |     |  |  |  |  |
|--------|------|-------------------|------------------------------------------|------|-----|--|--|--|--|
| MODB   | MODA | Widde             | RBOOT                                    | SMOD | MDA |  |  |  |  |
| 1      | 0    | Single chip       | 0                                        | 0    | 0   |  |  |  |  |
| 1      | 1    | Expanded          | 0                                        | 0    | 1   |  |  |  |  |
| 0      | 0    | Special bootstrap | 1                                        | 1    | 0   |  |  |  |  |
| 0      | 1    | Special test      | 0                                        | 1    | 1   |  |  |  |  |

#### Table 4-4 Hardware mode select summary

PSEL[4:0] — Priority select bits (refer to Section 5)

## 4.3.2 Initialization

Because bits in the following registers control the basic configuration of the MCU, an accidental change of their values could cause serious system problems. The protection mechanism, overridden in special operating modes, requires a write to the protected bits only within the first 64 bus cycles after any reset, or only once after each reset. See Table 4-3.

## 4.3.2.1 CONFIG — System configuration register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| Configuration control (CONFIG) | \$003F  | ROMAD | MBSP  | CLK4X | PAREN | NOSEC | NOCOP | ROMON | EEON  | XXXX XXXX |

<u>.</u>....

CONFIG controls the presence and/or location of ROM/*EPROM* and EEPROM in the memory map and enables the COP watchdog system. The MBSP bit configures the <sup>2</sup>C bus and the PAREN bit enables pull-ups on certain ports. A security feature that protects data in EEPROM and RAM is available, controlled by the NOSEC bit. Refer to Section 4.4.4.

CONFIG is made up of EEPROM cells and static working latches. The operation of the MCU is controlled directly by these latches and not the EEPROM byte. When programming the CONFIG register, the EEPROM byte is accessed. When the CONFIG register is read, the static latches are accessed.

These bits can be read at any time. The value read is the one latched into the register from the EEPROM cells during the last reset sequence. A new value programmed into this register is not readable until after a subsequent reset sequence.

Bits in CONFIG can be written at any time if SMOD = 1 (bootstrap or special test mode). If SMOD = 0 (single chip or expanded mode), they can only be written using the EEPROM programming sequence, and are neither readable nor active until latched via the next reset.

#### **ROMAD** — **ROM** mapping control

- 1 (set) ROM/EPROM addressed from \$4000 to \$FFFF.
- 0 (clear) ROM/EPROM addressed from \$0000 to \$BFFF (expanded mode only).

In single chip mode, reset sets this bit.

#### MBSP — Synchronous serial interface select

- 1 (set) SPI is disabled. The  $l^2C$  bus, if enabled, uses port D[4, 3] pins.
- 0 (clear) If enabled, the  $I^2C$  bus uses port E[7, 6] pins.

When MBSP is cleared, and the  $I^2C$  bus is enabled, A/D channels are not available on port E[7, 6] pins.

#### CLK4X — 4X clock enable<sup>†</sup>

- 1 (set) 4XCLK or EXTALi driven out on the XOUT pin (see Section 4.3.2.5)
- 0 (clear) XOUT pin disabled.

#### PAREN — Pull-up assignment register enable (refer to Section 6)

- 1 (set) Pull-ups can be enabled using PPAR.
- 0 (clear) All pull-ups disabled (not controlled by PPAR).

#### NOSEC — EEPROM security disabled (refer to Section 4.4.4)

- 1 (set) Disable security.
- 0 (clear) Enable security.

#### NOCOP — COP system disable (refer to Section 5)

- 1 (set) COP system disabled.
- 0 (clear) COP system enabled (forces reset on timeout).

#### **ROMON** — **ROM** enable

- 1 (set) ROM/EPROM included in the memory map.
- 0 (clear) ROM/EPROM excluded from the memory map.

In single chip mode, reset sets this bit. In special test mode, reset clears ROMON.

#### EEON — EEPROM enable

- 1 (set) EEPROM included in the memory map.
- 0 (clear) EEPROM is excluded from the memory map.

<sup>†</sup> The XOUT pin is not present on 64-pin QFP packaged devices. It is present on 68-pin CLCC packaged versions of the MC68HC711PA8/MC68HC711PB8, which are available as samples only. Contact your local Motorola Sales Office for more information.

## 4.3.2.2 INIT — RAM and I/O mapping register

|                          | Addross | hit 7 | hit 6 | hit 5 | hit / | hit 3 | hit 2 | hit 1 | hit 0 | State     |
|--------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
|                          | Audicoo | Dit 7 | DILO  | DIT 3 | 511 4 | DIUD  | DIL 2 | DICT  | DILO  | on reset  |
| RAM & I/O mapping (INIT) | \$003D  | RAM3  | RAM2  | RAM1  | RAM0  | REG3  | REG2  | REG1  | REG0  | 0000 0000 |

<u>.</u>....

The internal registers used to control the operation of the MCU can be relocated on 4K boundaries within the memory space with the use of INIT. This 8-bit special-purpose register can change the default locations of the RAM and control registers within the MCU memory map. It can be written to only once within the first 64 E clock cycles after a reset. It then becomes a read-only register.

#### RAM[3:0] — RAM map position

These four bits, which specify the upper hexadecimal digit of the RAM address, control the position of the RAM in the memory map. The RAM can be positioned at the beginning of any 4K page in the memory map. Refer to Table 4-5.

#### REG[3:0] — 128-byte register block position

These four bits specify the upper hexadecimal digit of the address for the 128-byte block of internal registers. The register block is positioned at the beginning of any 4K page in the memory map. Refer to Table 4-5.

| RAM[3:0] | Location      |
|----------|---------------|
| 0000     | \$0000-\$07FF |
| 0001     | \$1000-\$17FF |
| 0010     | \$2000-\$27FF |
| 0011     | \$3000-\$37FF |
| 0100     | \$4000-\$47FF |
| 0101     | \$5000-\$57FF |
| 0110     | \$6000-\$67FF |
| 0111     | \$7000-\$77FF |
| 1000     | \$8000-\$87FF |
| 1001     | \$9000-\$97FF |
| 1010     | \$A000-\$A7FF |
| 1011     | \$B000-\$B7FF |
| 1100     | \$C000-\$C7FF |
| 1101     | \$D000-\$D7FF |
| 1110     | \$E000-\$E7FF |
| 1111     | \$F000-\$F7FF |

#### Table 4-5 RAM and register remapping

| REG[3:0] | Location      |
|----------|---------------|
| 0000     | \$0000-\$007F |
| 0001     | \$1000-\$107F |
| 0010     | \$2000-\$207F |
| 0011     | \$3000-\$307F |
| 0100     | \$4000-\$407F |
| 0101     | \$5000-\$507F |
| 0110     | \$6000-\$607F |
| 0111     | \$7000-\$707F |
| 1000     | \$8000-\$807F |
| 1001     | \$9000-\$907F |
| 1010     | \$A000-\$A07F |
| 1011     | \$B000-\$B07F |
| 1100     | \$C000-\$C07F |
| 1101     | \$D000-\$D07F |
| 1110     | \$E000-\$E07F |
| 1111     | \$F000-\$F07F |

When the memory map has the 128-byte register block mapped at the same location as RAM, the registers have priority and the RAM is relocated to the memory space immediately following the register block. This mapping feature keeps all the RAM available for use. Refer to Figure 4-2, which illustrates the overlap.



Figure 4-2 RAM and register overlap

## 4.3.2.3 INIT2 — EEPROM mapping register

|                        | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| EEPROM mapping (INIT2) | \$0037  | EE3   | EE2   | EE1   | EE0   | 0     | 0     | 0     | 0     | 0000 0000         |

This register determines the location of EEPROM in the memory map. INIT2 may be read at any time but bits 7–4 may be written only once after reset in normal modes.

#### EE[3:0] — EEPROM map position

EEPROM is located at \$xE00-\$xFFF, where x is the hexadecimal digit represented by EE[3:0]. Refer to Table 4-6.

Bits [3:0] — Not implemented; always read zero.

| Table 4-6 | EEPROM | remapping |
|-----------|--------|-----------|
|-----------|--------|-----------|

| EE[3:0] | Location      | EE[3:0] | Location      |  |  |  |
|---------|---------------|---------|---------------|--|--|--|
| 0000    | \$0E00-\$0FFF | 1000    | \$8E00-\$8FFF |  |  |  |
| 0001    | \$1E00-\$1FFF | 1001    | \$9E00-\$9FFF |  |  |  |
| 0010    | \$2E00-\$2FFF | 1010    | \$AE00-\$AFFF |  |  |  |
| 0011    | \$3E00-\$3FFF | 1011    | \$BE00-\$BFFF |  |  |  |
| 0100    | \$4E00-\$4FFF | 1100    | \$CE00-\$CFFF |  |  |  |
| 0101    | \$5E00-\$5FFF | 1101    | \$DE00-\$DFFF |  |  |  |
| 0110    | \$6E00-\$6FFF | 1110    | \$EE00-\$EFFF |  |  |  |
| 0111    | \$7E00-\$7FFF | 1111    | \$FE00-\$FFFF |  |  |  |

## 4.3.2.4 OPTION — System configuration options register 1

|                                   | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| System config. options 1 (OPTION) | \$0039  | ADPU  | CSEL  | IRQE  | DLY   | CME   | FCME  | CR1   | CR0   | 0001 0000         |

The 8-bit special-purpose OPTION register sets internal system configuration options during initialization. The time protected control bits IRQE, DLY, FCME and CR[1:0] can be written only once in the first 64 cycles after a reset and then they become read-only bits. This minimizes the possibility of any accidental changes to the system configuration. They may be written at any time in special modes.

ADPU — A/D power-up (refer to Section 11)

1 (set) – A/D system power enabled.

0 (clear) - A/D system disabled, to reduce supply current.

After enabling the A/D power, at least  $100\mu s$  should be allowed for system stabilization.

CSEL — Clock select (refer to Section 11)

- 1 (set) A/D, *EPROM* and EEPROM use internal RC clock source (about 1.5MHz).
- 0 (clear) A/D, *EPROM* and EEPROM use system E clock (must be at least 1 MHz).

This bit selects the clock source for the on-chip *EPROM*, EEPROM and A/D charge pumps. The on-chip RC clock should be used when the E clock frequency falls below 1MHz.

#### IRQE — Configure IRQ for falling-edge-sensitive operation

- 1 (set) Falling-edge-sensitive operation.
- 0 (clear) Low-level-sensitive operation.
#### DLY — Enable oscillator start-up delay

- 1 (set) A stabilization delay is imposed as the MCU is started up from STOP mode (or power-on reset).
- 0 (clear) The oscillator start-up delay is bypassed and the MCU resumes processing within about four bus cycles. A stable external oscillator is required if this option is selected.

DLY is set on reset, so a delay is always imposed as the MCU is started up from power-on reset.

A mask option on the MC68HC11PA8/MC68HC11PB8 allows the selection of either a short or long delay time for power-on reset and exit from STOP mode; either 128 or 4064 bus cycles. *This option is not available on the MC68HC711PA8/MC68HC11PA8 on which the delay time is 4064 bus cycles.* 

#### CME — Clock monitor enable (refer to Section 5)

- 1 (set) Clock monitor enabled.
- 0 (clear) Clock monitor disabled.

In order to use both STOP and clock monitor, the CME bit should be cleared before executing STOP, then set after recovering from STOP.

#### FCME — Force clock monitor enable (refer to Section 5)

- 1 (set) Clock monitor enabled; cannot be disabled until next reset.
- 0 (clear) Clock monitor follows the state of the CME bit.

When FCME is set, slow or stopped clocks will cause a clock failure reset sequence. To utilize STOP mode, FCME should always be cleared.

#### CR[1:0] — COP timer rate select bits (refer to Section 5)

These control bits determine a scaling factor for the watchdog timer.

# 4.3.2.5 **OPT2** — System configuration options register 2

|                                 | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| System config. options 2 (OPT2) | \$0038  | LIRDV | CWOM  | STRCH | IRVNE | LSBF  | SPR2  | EXT4X | XIRQE | 000x 0000         |

#### LIRDV — LIR driven

- 1 (set) Enable  $\overline{\text{LIR}}$  drive high pulse.
- 0 (clear)  $\overline{\text{LIR}}$  not driven high on MODA/ $\overline{\text{LIR}}$  pin.

In single-chip and bootstrap modes, this bit has no meaning or effect. The LIR pin is driven low to indicate that execution of an instruction has begun. The LIR pin is normally configured for wired-OR operation (only pulls low). In order to detect consecutive instructions in a high-speed application, this signal can be made to drive high for a quarter of a cycle to prevent false triggering (LIRDV set).

#### CWOM — Port C wired-OR mode (refer to Section 6)

- 1 (set) Port C outputs are open-drain.
- 0 (clear) Port C operates normally.

#### STRCH — Stretch external accesses

- 1 (set) Off-chip accesses are extended by one E clock cycle.
- 0 (clear) Normal operation.

When this bit is set, off-chip accesses of addresses 0000 to FFFF (with ROMAD = 1) or 0000 to FFFF (with ROMAD = 0) are extended by one E clock cycle to allow access to slow peripherals. The E clock stretches externally, but the internal clocks are not affected, so that timers and serial systems are not corrupted.

*Note:* STRCH is cleared on reset; therefore a program cannot execute out of reset in a slow external ROM.

To use this feature, ROMON must be set on reset so that the device starts with internal ROM included in the memory map. STRCH should then be set.

STRCH has no effect in single chip and boot modes.

#### IRVNE — Internal read visibility/not E

IRVNE can be written once in any user mode. In **expanded modes**, IRVNE determines whether internal read visibility (IRV) is on or off, but has no meaning in user expanded secure mode, as IRV must be disabled. In special test modes, IRVNE is reset to one. In normal and bootstrap modes, IRVNE is reset to zero.

- 1 (set) Data from internal reads is driven out of the external data bus.
- 0 (clear) No visibility of internal reads on external bus.

In single chip modes this bit determines whether the E clock drives out from the chip.

- 1 (set) E pin is driven low.
- 0 (clear) E clock is driven out from the chip.

Refer to the following table for a summary of the operation immediately following reset.

| Mode         | IRVNE       | E clock     | IRV         | IRVNE        | IRVNE          |
|--------------|-------------|-------------|-------------|--------------|----------------|
| Mode         | after reset | after reset | after reset | affects only | can be written |
| Single chip  | 0           | On          | Off         | E            | Once           |
| Expanded     | 0           | On          | Off         | IRV          | Once           |
| Boot         | 0           | On          | Off         | E            | Unlimited      |
| Special test | 1           | On          | On          | IRV          | Unlimited      |

LSBF — LSB-first enable (refer to Section 9)

- 1 (set) Data is transferred LSB first.
- 0 (clear) Data is transferred MSB first.

SPR2 — SPI clock rate select (refer to Section 9)

This bit adds a divide-by-four to the SPI clock chain.

#### EXT4X — XOUT clock output select<sup>†</sup>

This bit can be written once and can be read at any time.

- 1 (set) EXTALi clock is output on the XOUT pin.
- 0 (clear) 4XCLK clock is output on the XOUT pin.

This bit selects which clock is to be output on the XOUT pin, when enabled by the CLK4X bit in CONFIG (see Section 4.3.2.1). 4XCLK can either be the output of the PLL circuit, or the same as EXTALi (see Section 2.5). There is a phase delay between EXTALi and XOUT.

<sup>†</sup> The XOUT pin is not present on 64-pin QFP packaged devices. It is present on 68-pin CLCC packaged versions of the MC68HC711PA8/MC68HC711PB8, which are available as samples only. Contact your local Motorola Sales Office for more information.

#### XIRQE — Configure XIRQ for falling edge sensitive operation

This bit can be written once and can be read at any time.

- 1 (set) Falling-edge-sensitive operation.
- 0 (clear) Low-level-sensitive operation.

# 4.3.2.6 BPROT — Block protect register

|                       | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Block protect (BPROT) | \$0035  | BULKP | 0     | 0     | PTCON | BPRT3 | BPRT2 | BPRT1 | BPRT0 | 1001 1111         |

BPROT prevents accidental writes to EEPROM and the CONFIG register. The bits in this register can be written to zero only once during the first 64 E clock cycles after reset in the normal modes; they can be set at any time. Once the bits are cleared, the EEPROM array and the CONFIG register can be programmed or erased. Setting the bits in the BPROT register to logic one protects the EEPROM and CONFIG register until the next reset. Refer to Table 4-7.

#### **BULKP** — Bulk erase of EEPROM protect

- 1 (set) EEPROM cannot be bulk or row erased.
- 0 (clear) EEPROM can be bulk erased normally.
- Bits [6, 5] Not implemented; always read zero.

#### PTCON — Protect for CONFIG register

- 1 (set) CONFIG register cannot be programmed or erased.
- 0 (clear) CONFIG register can be programmed or erased normally.

Note that, in special modes, CONFIG may be written regardless of the state of PTCON.

#### BPRT[3:0] — Block protect bits for EEPROM

- 1 (set) Protection is enabled for associated block; it cannot be programmed or erased.
- 0 (clear) Protection disabled for associated block.

Each of these four bits protects a block of EEPROM against writing or erasure, as follows:

| Bit name | Block protected | Block size |
|----------|-----------------|------------|
| BPRT0    | \$xE00-\$xE1F   | 32 bytes   |
| BPRT1    | \$xE20-\$xE5F   | 64 bytes   |
| BPRT2    | \$xE60-\$xEDF   | 128 bytes  |
| BPRT3    | \$xEE0-\$xFFF   | 288 bytes  |

# 4.3.2.7 TMSK2 — Timer interrupt mask register 2

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer interrupt mask 2 (TMSK2) | \$0024  | TOI   | RTII  | PAOVI | PAII  | 0     | 0     | PR1   | PR0   | 0000 0000         |

PR[1:0] are time-protected control bits and can be changed only once and then only within the first 64 bus cycles after reset in normal modes.

*Note:* Bits in TMSK2 correspond bit for bit with flag bits in TFLG2. Ones in TMSK2 enable the corresponding interrupt sources.

#### **TOI — Timer overflow interrupt enable** (Refer to Section 10)

- 1 (set) Interrupt requested when TOF is set.
- 0 (clear) TOF interrupts disabled.

#### RTII — Real-time interrupt enable (Refer to Section 10)

- 1 (set) Interrupt requested when RTIF set.
- 0 (clear) RTIF interrupts disabled.

#### PAOVI — Pulse accumulator overflow interrupt enable (Refer to Section 10)

- 1 (set) Interrupt requested when PAOVF set.
- 0 (clear) PAOVF interrupts disabled.

#### PAII — Pulse accumulator interrupt enable (Refer to Section 10)

- 1 (set) Interrupt requested when PAIF set.
- 0 (clear) PAIF interrupts disabled.
- Bits [3, 2] Not implemented; always read zero.

#### PR[1:0] — Timer prescaler select

These two bits select the prescale rate for the main 16-bit free-running timer system. These bits can be written only once during the first 64 E clock cycles after reset in normal modes, or at any time in special modes. Refer to the following table:

| PR[1:0] | Prescale factor |
|---------|-----------------|
| 0 0     | 1               |
| 01      | 4               |
| 10      | 8               |
| 11      | 16              |

# 4.4 EPROM, EEPROM and CONFIG register

# 4.4.1 EPROM

Using the on-chip EPROM programming feature requires an external power supply ( $V_{PPE}$ ). Normal programming is accomplished using the EPROG register. Program EPROM at room temperature only and place an opaque label over the quartz window during and after programming.

The CSEL bit in the OPTION register selects an on-chip oscillator clock for programming the EPROM while operating at frequencies below 1 MHz.

The erased state of each EPROM byte is \$FF.

# 4.4.1.1 EPROG — EPROM programming control register

|                           | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| EPROM programming (EPROG) | \$002B  | MBE   | 0     | ELAT  | EXCOL | EXROW | 0     | 0     | EPGM  | 0000 0000         |

#### MBE — Multiple byte program enable

1 (set) – Program 12 bytes with the same data.

0 (clear) – Normal programming.

EPROM is made up of three blocks of 16K bytes. When programming, address bits 4 and 7 are ignored, so that 4 addresses per block are programmed simultaneously. Address bits 14 and 15 are also ignored so that a total of twelve addresses are written at once, four in each 16K byte block. For example, with the EPROM mapped to \$4000–\$FFFF, a write to \$4026 will actually program \$4026, \$4036, \$40A6, \$40B6, \$8026, \$8036, \$80A6, \$80B6, \$C026, \$C036. \$C0A6 and \$C0B6 (i.e. %xx00 0000 x01x 0110).

This bit may be read or written only in special modes; it will always read zero in normal modes.

Bits [6, 2, 1] — Not implemented; always read zero.

#### ELAT — EPROM latch control

- 1 (set) EPROM address and data buses configured for programming. EPROM cannot be read.
- 0 (clear) EPROM address and data buses configured for normal operation.

When set, this bit causes the address and data for writes to the EPROM to be latched. ELAT may be read and written at any time.

#### EXCOL — Select extra columns

- 1 (set) User array disabled; extra column selected.
- 0 (clear) User array selected.

The extra column may be accessed at bit 7; addresses use bits 15–5, bits 4–0 must be ones. The EXCOL bit always reads zero in normal modes and may be read or written only in special modes.

#### EXROW — Select extra rows

- 1 (set) User array disabled; extra rows selected.
- 0 (clear) User array selected.

There are six extra rows (two in each block). Addresses use bits 6–0, bits 11–7 must be zeros. (The high nibble determines which 16K block is accessed.) The EXROW bit always reads zero in normal modes and may be read or written only in special modes.

#### EPGM — EPROM program command

- 1 (set) Programming voltage (V<sub>PPE</sub>) switched to the EPROM array.
- 0 (clear) Programming voltage (V<sub>PPE</sub>) disconnected from the EPROM array.

This bit can be read at any time, but may only be written if ELAT is set.

Note: If ELAT = 0 (normal operation) then EPGM = 0 (programming voltage disconnected).

### 4.4.1.2 EPROM programming

The EPROM may be programmed and verified in software, via the MCU, using the following procedure. The ROMON bit in the CONFIG register should be set. To use this method in special bootstrap mode, the external EPROM programming voltage must be applied on pin VPPE. On entry, A contains the data to be programmed and X contains the EPROM address.

| EPROG | LDAB | #\$20  |                                                    |
|-------|------|--------|----------------------------------------------------|
|       | STAB | \$002B | Set ELAT bit (PGM=0) to enable EPROM latches.      |
|       | STAA | \$0, X | Store data to EPROM address                        |
|       | LDAB | #\$21  |                                                    |
|       | STAB | \$002B | Set EPGM bit, with ELAT=1, to enable prog. voltage |
|       | JSR  | DLYEP  | Delay tEPROG                                       |
|       | CLR  | \$002B | Turn off programming voltage and set to READ mode  |

User-developed software can be uploaded through the SCI, or an EPROM programming utility resident in the bootstrap ROM can be used. To use the resident utility, bootload a three-byte program into RAM consisting of a single jump instruction to \$BF00 (the starting address of a resident EPROM programming utility), along with instructions to set the X and Y index registers to default values. The utility program receives programming data from an external host and puts it in

EPROM. The value in IX determines programming delay time; for example, at 4 MHz operation, a delay constant of 8000 in IX will give a 2ms delay time. The value in IY is a pointer to the first address in EPROM to be programmed (normally = \$4000). When the utility program is ready to receive programming data, it sends the host an \$FF character; then it waits. When the host sees the \$FF character, the EPROM programming data is sent, starting with location \$4000. After the last byte to be programmed is sent and the corresponding verification data is returned, the programming operation is terminated by resetting the MCU.

# 4.4.2 EEPROM

The 512-byte on-board EEPROM is initially located from \$0E00 to \$0FFF after reset in all modes. It can be mapped to any other 4K page by writing to the INIT2 register. The EEPROM is enabled by the EEON bit in the CONFIG register. Programming and erasing are controlled by the PPROG register.

Unlike information stored in ROM, data in the 512 bytes of EEPROM can be erased and reprogrammed under software control. Because programming and erasing operations use an on-chip charge pump driven by  $V_{DD}$ , a separate external power supply is not required.

An internal charge pump supplies the programming voltage. Use of the block protect register (BPROT) prevents inadvertent writes to (or erases of) blocks of EEPROM (see Section 4.3.2.6). The CSEL bit in the OPTION register selects an on-chip oscillator clock for programming and erasing the EEPROM while operating at frequencies below 1 MHz.

In special modes there is one extra row of EEPROM, which is used for factory testing. Endurance and data retention specifications do not apply to these cells.

The erased state of each EEPROM byte is \$FF.

# 4.4.2.1 PPROG — EEPROM programming control register

|                            | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|----------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| EEPROM programming (PPROG) | \$003B  | ODD   | EVEN  | 0     | BYTE  | ROW   | ERASE | EELAT | EEPGM | 0000 0000         |

*Note:* Writes to EEPROM addresses are inhibited while EEPGM is one. A write to a different EEPROM location is prevented while a program or erase operation is in progress.

#### ODD — Program odd rows in half of EEPROM (Test)

#### EVEN — Program even rows in half of EEPROM (Test)

If both ODD and EVEN are set to one then all odd and even rows in half of the EEPROM will be programmed with the same data, within one programming cycle.

Bit 5 — Not implemented; always reads zero.

#### BYTE — EEPROM byte erase mode

- 1 (set) Erase only one byte of EEPROM.
- 0 (clear) Row or bulk erase mode used.

This bit may be read or written at any time.

#### ROW — EEPROM row/bulk erase mode (only valid when BYTE = 0)

- 1 (set) Erase only one 16 byte row of EEPROM.
- 0 (clear) Erase all 512 bytes of EEPROM.

This byte can be read or written at any time.

| Byte | Row | Action                     |
|------|-----|----------------------------|
| 0    | 0   | Bulk erase (all 512 bytes) |
| 0    | 1   | Row erase (16 bytes)       |
| 1    | 0   | Byte erase                 |
| 1    | 1   | Byte erase                 |

| Table 4-8 Eras | e mode selection |
|----------------|------------------|
|----------------|------------------|

#### ERASE — Erase/normal control for EEPROM

- 1 (set) Erase mode.
- 0 (clear) Normal read or program mode.

This byte can be read or written at any time.

#### EELAT — EEPROM latch control

- 1 (set) EEPROM address and data bus set up for programming or erasing.
- 0 (clear) EEPROM address and data bus set up for normal reads.

When the EELAT bit is cleared, the EEPROM can be read as if it were a ROM. The block protect register has no effect during reads. This bit can be read and written at any time.

#### EEPGM — EEPROM program command

- 1 (set) Program or erase voltage switched on to EEPROM array.
- 0 (clear) Program or erase voltage switched off to EEPROM array.

This bit can be read at any time but can only be written if EELAT = 1.

#### *Note:* If EELAT = 0 (normal operation) then EEPGM = 0 (programming voltage disconnected).

During EEPROM programming, the ROW and BYTE bits of PPROG are not used. If the frequency of the E clock is 1MHz or less, set the CSEL bit in the OPTION register. Remember that the EEPROM must be erased by a separate erase operation before programming. The following example of how to program an EEPROM byte assumes that the appropriate bits in BPROT have been cleared.

| PROG | LDAB | #\$02  | EELAT=1                                    |
|------|------|--------|--------------------------------------------|
|      | STAB | \$003B | Set EELAT bit                              |
|      | STAA | \$0E00 | Store data to EEPROM address               |
|      | LDAB | #\$03  | EELAT=EEPGM=1                              |
|      | STAB | \$003B | Turn on programming voltage                |
|      | JSR  | DLY10  | Delay tEEPROG                              |
|      | CLR  | \$003B | Turn off high voltage and set to READ mode |

### 4.4.2.2 EEPROM bulk erase

To erase the EEPROM, ensure that the appropriate bits in the BPROT register are cleared, then complete the following steps using the PPROG register:

- Write to PPROG with the ERASE, EELAT and appropriate BYTE and ROW bits set.
- Write to the appropriate EEPROM address with any data. Row erase only requires a write to any location in the row. Bulk erase is accomplished by writing to any location in the array.
- Write to PPROG with ERASE, EELAT, EEPGM and the appropriate BYTE and ROW bits set.
- 4) Delay for time t<sub>EEPROG</sub>.
- 5) Clear the EEPGM bit in PPROG to turn off the high voltage.
- 6) Clear the PPROG register to reconfigure the EEPROM address and data buses for normal operation.

The following is an example of how to bulk erase the 512-byte EEPROM. The CONFIG register is not affected in this example.

| BULKE | LDAB | #\$06  | EELAT=ERASE=1                              |
|-------|------|--------|--------------------------------------------|
|       | STAB | \$003B | Set EELAT bit                              |
|       | STAA | \$0E00 | Store data to any EEPROM address           |
|       | LDAB | #\$07  | EELAT=ERASE=EEPGM=1                        |
|       | STAB | \$003B | Turn on programming voltage                |
|       | JSR  | DLY10  | Delay tEEPROG                              |
|       | CLR  | \$003B | Turn off high voltage and set to READ mode |

# 4.4.2.3 EEPROM row erase

The following example shows how to perform a fast erase of 16 bytes of EEPROM:

ROWE T.DAR #SOE ROW=ERASE=EELAT=1 STAB \$003B Set to ROW erase mode STAB 0,X Write any data to any address in ROW LDAB #SOF ROW=ERASE=EELAT=EEPGM=1 STAB \$003B Turn on high voltage JSR DLY10 Delay tEEPROG CLR \$003B Turn off high voltage and set to READ mode

### 4.4.2.4 EEPROM byte erase

The following is an example of how to erase a single byte of EEPROM:

| BYTEE | LDAB | #\$16  | BYTE=ERASE=EELAT=1                         |
|-------|------|--------|--------------------------------------------|
|       | STAB | \$003B | Set to BYTE erase mode                     |
|       | STAB | 0,X    | Write any data to address to be erased     |
|       | LDAB | #\$17  | BYTE=ERASE=EELAT=EEPGM=1                   |
|       | STAB | \$003B | Turn on high voltage                       |
|       | JSR  | DLY10  | Delay tEEPROG                              |
|       | CLR  | \$003B | Turn off high voltage and set to READ mode |
|       |      |        |                                            |

# 4.4.3 CONFIG register programming

Because the CONFIG register is implemented with EEPROM cells, use EEPROM procedures to erase and program this register. The procedure for programming is the same as for programming a byte in the EEPROM array, except that the CONFIG register address is used. CONFIG can be programmed or erased (including byte erase) while the MCU is operating in any mode, provided that PTCON in BPROT is clear. To change the value in the CONFIG register, complete the following procedure. Do not initiate a reset until the procedure is complete.

- 1) Erase the CONFIG register.
- 2) Program the new value to the CONFIG address.
- 3) Initiate reset.

#### **CONFIG** — System configuration register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Configuration control (CONFIG) | \$003F  | ROMAD | MBSP  | CLK4X | PAREN | NOSEC | NOCOP | ROMON | EEON  | XXXX XXXX         |

For a description of the bits contained in the CONFIG register refer to Section 4.3.2.1.

CONFIG is made up of EEPROM cells and static working latches. The operation of the MCU is controlled directly by these latches and not the EEPROM byte. When programming the CONFIG register, the EEPROM byte is accessed. When the CONFIG register is read, the static latches are accessed.

These bits can be read at any time. The value read is the one latched into the register from the EEPROM cells during the last reset sequence. A new value programmed into this register is not readable until after a subsequent reset sequence.

Bits in CONFIG can be written at any time if SMOD = 1 (bootstrap or special test mode). If SMOD = 0 (single chip or expanded mode), these bits can only be written using the EEPROM programming sequence, and none of the bits is readable or active until latched via the next reset.

# 4.4.4 RAM and EEPROM security

The optional security feature protects the contents of EEPROM and RAM from unauthorized access. Data, codes, keys, a program, or a key portion of a program, can be protected against access. To accomplish this, the protection mechanism restricts operation of protected devices to single-chip modes, and thus prevents the memory locations from being monitored externally (single-chip modes do not allow visibility of the internal address and data buses). Resident programs, however, have unlimited access to the internal EEPROMand RAM and can read, write, or transfer the contents of these memories.

*Note:* A mask option on the MC68HC11PA8/MC68HC11PB8 determines whether or not the security feature is available (it is always available on the MC68HC711PA8/MC68HC711PB8). If the feature is available, then the secure mode can be invoked by programming the NOSEC bit to zero. Otherwise, the NOSEC bit is permanently set to one, disabling security.

If the security feature is present and enabled and bootstrap mode is selected, then the following sequence is performed by the bootstrap program:

- 1) Output \$FF on the SCI.
- 2) Turn block protect off. Clear BPROT register.
- 3) If EEPROM is enabled, erase it all.
- 4) Verify that the EEPROM is erased; if not, begin sequence again.
- 5) Write \$FF to every RAM byte.
- 6) Erase the CONFIG register.

If all the above operations are successful, the bootloading process continues as if the device has not been secured.

#### **CONFIG** — System configuration register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Configuration control (CONFIG) | \$003F  | ROMAD | MBSP  | CLK4X | PAREN | NOSEC | NOCOP | ROMON | EEON  | XXXX XXXX         |

For a description of the other bits contained in the CONFIG register refer to Section 4.3.2.1.

#### NOSEC — EEPROM security disabled

- 1 (set) Disable security.
- 0 (clear) Enable security.

With security enabled, selection of special test mode is prevented; single chip and user expanded modes may be accessed. If the MODA and MODB pins are configured for special test mode, the part will start in bootstrap mode.

4

# **5** RESETS AND INTERRUPTS

Resets and interrupt operations load the program counter with a vector that points to a new location from which instructions are to be fetched. A reset immediately stops execution of the current instruction and forces the program counter to a known starting address. Internal registers and control bits are initialized so that the MCU can resume executing instructions. An interrupt temporarily suspends normal program execution whilst an interrupt service routine is being executed. After an interrupt has been serviced, the main program resumes as if there had been no interruption.

# 5.1 Resets

There are four possible sources of reset. Power-on reset (POR) and external reset share the normal reset vector. The computer operating properly (COP) reset and the clock monitor reset each has its own vector.

### 5.1.1 Power-on reset

A positive transition on VDD generates a power-on reset (POR), which is used only for power-up conditions. POR cannot be used to detect drops in power supply voltages. A delay is imposed which allows the clock generator to stabilize after the oscillator becomes active. If  $\overrightarrow{\text{RESET}}$  is at logical zero at the end of the delay time, the CPU remains in the reset condition until  $\overrightarrow{\text{RESET}}$  goes to logical one. A mask option selects one of two delay times; either 128 or 4064 t<sub>CYC</sub> (internal clock cycles).

# Note: This mask option is not available on the MC68HC711PA8/MC68HC711PB8, where the delay time is 4064 $t_{CYC}$ .

It is important to protect the MCU during power transitions. Most M68HC11 systems need an external circuit that holds the  $\overline{\text{RESET}}$  pin low whenever V<sub>DD</sub> is below the minimum operating level. This external voltage level detector, or other external reset circuits, are the usual source of reset in a system. The POR circuit only initializes internal circuitry during cold starts. Refer to Figure 2-3.

# 5.1.2 External reset (RESET)

The CPU distinguishes between internal and external reset conditions by sensing whether the reset pin rises to a logic one in less than four E clock cycles after an internal device releases reset. When a reset condition is sensed, the RESET pin is driven low by an internal device for eight E clock cycles, then released. Four E clock cycles later it is sampled. If the pin is still held low, the CPU assumes that an external reset has occurred. If the pin is high, it indicates that the reset was initiated internally by either the COP system or the clock monitor. It is not advisable to connect an external resistor capacitor (RC) power-up delay circuit to the reset pin of M68HC11 devices because the circuit charge time constant can cause the device to misinterpret the type of reset that occurred. To guarantee recognition of an external reset, the RESET pin should be held low for at least 16 clock cycles.

# 5.1.3 COP reset

The MCU includes a COP system to help protect against software failures. When the COP is enabled, the software is responsible for keeping a free-running watchdog timer from timing out. When the software is no longer being executed in the intended sequence, a system reset is initiated.

The state of the NOCOP bit in the CONFIG register determines whether the COP system is enabled or disabled. To change the enable status of the COP system, change the contents of the CONFIG register and then perform a system reset. In the special test and bootstrap operating modes, the COP system is initially inhibited by the disable resets (DISR) control bit in the TEST1 register. The DISR bit can subsequently be written to zero to enable COP resets.

The COP system is clocked by  $ST4XCK/2^{17}$  (see Section 10). If the PLL circuit is active (VDDSYN = 1) and MCS and BCS are both set, then ST4XCK is equal to the output of the PLL circuit, VCOOUT. Otherwise, ST4XCK is the same as EXTALi. Refer to Figure 10-1.

The COP timer rate control bits, CR[1:0], in the OPTION register determine the COP timeout period. ST4XCK/2<sup>17</sup> is scaled by the factor shown in Table 5-1. After reset, bits CR[1:0] are zero, which selects the shortest timeout period. In normal operating modes, these bits can only be written once, within 64 bus cycles after reset.

| CR[1:0] | Divide<br>ST4XCK/2 <sup>17</sup> by | ST4XCK = 4 MHz:<br>timeout <sup>(1)</sup> | ST4XCK = 8MHz:<br>timeout <sup>(1)</sup> | ST4XCK = 16MHz:<br>timeout <sup>(1)</sup> |  |  |
|---------|-------------------------------------|-------------------------------------------|------------------------------------------|-------------------------------------------|--|--|
| 0 0     | 1                                   | 32.77 ms                                  | 16.384 ms                                | 8.192 ms                                  |  |  |
| 01      | 4                                   | 131.07 ms                                 | 65.536 ms                                | 32.768 ms                                 |  |  |
| 10      | 16                                  | 524.29 ms                                 | 262.14 ms                                | 131.07 ms                                 |  |  |
| 11      | 64                                  | 2.097 ms                                  | 1.049 sec                                | 524.29 ms                                 |  |  |

|--|

(1) The timeout period has a tolerance of -0/+one cycle of the ST4XCK/2<sup>17</sup> clock due to the asynchronous implementation of the COP circuitry. For example, with ST4XCK = 8MHz, the uncertainty is -0/+16.384ms. See also the *M68HC11 Reference Manual*, (*M68HC11RM/AD*).

# 5.1.3.1 COPRST — Arm/reset COP timer circuitry register

|                              | Address | bit 7   | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0   | State<br>on reset |
|------------------------------|---------|---------|-------|-------|-------|-------|-------|-------|---------|-------------------|
| COP timer arm/reset (COPRST) | \$003A  | (bit 7) | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | not affected      |

Complete the following reset sequence to service the COP timer. Write \$55 to COPRST to arm the COP timer clearing mechanism. Then write \$AA to COPRST to clear the COP timer. Executing instructions between these two steps is possible as long as both steps are completed in the correct sequence before the timer times out.

# 5.1.4 Clock monitor reset

The clock monitor circuit is based on an internal RC time delay. If no MCU clock edges are detected within this RC time delay, the clock monitor can optionally generate a system reset. The clock monitor function is enabled or disabled by the CME control bit in the OPTION register. The presence of a timeout is determined by the RC delay, which allows the clock monitor to operate without any MCU clocks.

Clock monitor is used as a backup for the COP system. Because the COP needs a clock to function, it is disabled when the clocks stop. Therefore, the clock monitor system can detect clock failures not detected by the COP system.

Semiconductor wafer processing causes variations of the RC timeout values between individual devices. An E clock frequency below 10 kHz is detected as a clock monitor error. An E clock frequency of 200 kHz or more prevents clock monitor errors. Use of the clock monitor function when the E clock is below 200 kHz is not recommended.

Special considerations are needed when a STOP instruction is executed and the clock monitor is enabled. Because the STOP function causes the clocks to be halted, the clock monitor function generates a reset sequence if it is enabled at the time the STOP mode was initiated. Before executing a STOP instruction, clear the CME bit in the OPTION register to zero to disable the clock monitor. After recovery from STOP, set the CME bit to logic one to enable the clock monitor.

# 5.1.5 OPTION — System configuration options register 1

|                                   | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| System config. options 1 (OPTION) | \$0039  | ADPU  | CSEL  | IRQE  | DLY   | CME   | FCME  | CR1   | CR0   | 0001 0000         |

The special-purpose OPTION register sets internal system configuration options during initialization. The time protected control bits (IRQE, DLY, FCME and CR[1:0]) can be written to only once in the first 64 cycles after a reset and then they become read-only bits. This minimizes the possibility of any accidental changes to the system configuration. They may be written at any time in special modes.

#### ADPU — A/D power-up (Refer to Section 11)

- 1 (set) A/D system power enabled.
- 0 (clear) A/D system disabled, to reduce supply current.

#### CSEL — Clock select (Refer to Section 11)

- 1 (set) A/D, *EPROM* and EEPROM use internal RC clock (about 1.5MHz).
- 0 (clear) A/D, *EPROM* and EEPROM use system E clock (must be at least 1 MHz).

#### **IRQE** — Configure **IRQ** for falling-edge-sensitive operation (Refer to Section 4)

- 1 (set) Falling-edge-sensitive operation.
- 0 (clear) Low-level-sensitive operation.

#### **DLY** — Enable oscillator start-up delay (Refer to Section 4)

- 1 (set) A stabilization delay is imposed as the MCU is started up from STOP mode (or from power-on reset).
- 0 (clear) The oscillator start-up delay is bypassed and the MCU resumes processing within about four bus cycles. A stable external oscillator is required if this option is selected.
- *Note:* Because DLY is set on reset, a delay is always imposed as the MCU is started up from power-on reset.

A mask option on the MC68HC11PA8/MC68HC11PB8 allows the selection of either a short or long delay time for power-on reset and exit from STOP mode; either 128 or 4064 bus cycles. *This option is not available on the MC68HC711PA8/MC68HC711PB8 where the delay time is 4064 bus cycles*.

#### CME — Clock monitor enable

- 1 (set) Clock monitor enabled.
- 0 (clear) Clock monitor disabled.

This control bit can be read or written at any time and controls whether or not the internal clock monitor circuit triggers a reset sequence when the system clock is slow or absent. When it is clear, the clock monitor circuit is disabled, and when it is set, the clock monitor circuit is enabled. Reset clears the CME bit.

In order to use both STOP and clock monitor, the CME bit should be cleared before executing STOP, then set after recovering from STOP.

#### FCME — Force clock monitor enable

- 1 (set) Clock monitor enabled; cannot be disabled until next reset.
- 0 (clear) Clock monitor follows the state of the CME bit.

When FCME is set, slow or stopped clocks will cause a clock failure reset sequence. To utilize STOP mode, FCME should always be cleared.

#### CR[1:0] — COP timer rate select bits

The COP function is clocked by ST4XCK/2<sup>17</sup>. ST4XCK can be either EXTALi or VCOOUT (see Section 5.1.3). These control bits determine a scaling factor for the watchdog timer period. See Table 5-1.

# 5.1.6 CONFIG — Configuration control register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Configuration control (CONFIG) | \$003F  | ROMAD | MBSP  | CLK4X | PAREN | NOSEC | NOCOP | ROMON | EEON  | XXXX XXXX         |

Among other things, CONFIG controls the presence and location of EEPROM in the memory map and enables the COP watchdog system. A security feature that protects data in EEPROM and RAM is available on mask programmed MCUs.

CONFIG is made up of EEPROM cells and static working latches. The operation of the MCU is controlled directly by these latches and not the EEPROM byte. When programming the CONFIG register, the EEPROM byte is accessed. When the CONFIG register is read, the static latches are accessed.

These bits can be read at any time. The value read is the one latched into the register from the EEPROM cells during the last reset sequence. A new value programmed into this register is not readable until after a subsequent reset sequence.

Bits in CONFIG can be written at any time if SMOD = 1 (bootstrap or special test mode). If SMOD = 0 (single chip or expanded mode), they can only be written using the EEPROM programming sequence, and are neither readable nor active until latched via the next reset.

### ROMAD — ROM/EPROM mapping control (refer to Section 4)

- 1 (set) ROM addressed from \$4000 to \$FFFF.
- 0 (clear) ROM addressed from \$0000 to \$BFFF (expanded mode only).

In single chip mode, reset sets this bit.

### MBSP — Synchronous serial interface select (refer to Section 4)

- 1 (set) If enabled, the  $l^2C$  bus uses port D[4, 3] pins; SPI is disabled.
- 0 (clear) If enabled, the  $I^2C$  bus uses port E[7, 6] pins.

### CLK4X — 4X clock enable<sup>†</sup> (refer to Section 4)

- 1 (set) 4XCLK or EXTALi driven out on the XOUT pin (see Section 4.3.2.5)
- 0 (clear) XOUT pin disabled.

### PAREN — Pull-up assignment register enable (refer to Section 6)

- 1 (set) PPAR register enabled; pull-ups can be enabled using PPAR.
- 0 (clear) PPAR register disabled; all pull-ups disabled.

### NOSEC — EEPROM security disabled (refer to Section 4)

- 1 (set) Disable security.
- 0 (clear) Enable security.

### NOCOP — COP system disable

- 1 (set) COP system disabled.
- 0 (clear) COP system enabled (forces reset on timeout).

### ROMON - ROM/EPROM enable (refer to Section 4)

- 1 (set) ROM/EPROM included in the memory map.
- 0 (clear) ROM/EPROM excluded from the memory map.

<sup>†</sup> The XOUT pin is not present on 64-pin QFP packaged devices. It is present on 68-pin CLCC packaged versions of the MC68HC711PA8/MC68HC711PB8, which are available as samples only. Contact your local Motorola Sales Office for more information.

#### EEON — EEPROM enable (refer to Section 4)

- 1 (set) EEPROM included in the memory map.
- 0 (clear) EEPROM excluded from the memory map.

# 5.2 Effects of reset

When a reset condition is recognized, the internal registers and control bits are forced to an initial state. Depending on the cause of the reset and the operating mode, the reset vector can be fetched from any of six possible locations, as shown in Table 5-2.

| Cause of reset        | Normal mode vector | Special test or bootstrap |
|-----------------------|--------------------|---------------------------|
| POR or RESET pin      | \$FFFE, \$FFFF     | \$BFFE, \$BFFF            |
| Clock monitor failure | \$FFFC, \$FFFD     | \$BFFC, \$BFFD            |
| COP watchdog timeout  | \$FFFA, \$FFFB     | \$BFFA, \$BFFB            |

 Table 5-2
 Reset cause, reset vector and operating mode

These initial states then control on-chip peripheral systems to force them to known start-up states, as described in the following paragraphs.

# 5.2.1 Central processing unit

After reset, the CPU fetches the restart vector from the appropriate address during the first three cycles, and begins executing instructions. The stack pointer and other CPU registers are indeterminate immediately after reset; however, the X and I interrupt mask bits in the condition code register (CCR) are set to mask any interrupt requests. Also, the S-bit in the CCR is set to inhibit the STOP mode.

### 5.2.2 Memory map

After reset, the INIT register is initialized to \$00, putting the 2K bytes of RAM at locations \$0080–\$087F, and the control registers at locations \$0000–\$007F. The INIT2 register puts EEPROM at locations \$0E00–\$0FFF.

# 5.2.3 Parallel I/O

When a reset occurs in expanded operating modes, port B, C, and F pins and PG7 used for parallel I/O are dedicated to the expansion bus. If a reset occurs during a single chip operating mode, all ports are configured as general purpose high-impedance inputs.

*Note:* Do not confuse pin function with the electrical state of the pin at reset. All general-purpose I/O pins configured as inputs at reset are in a high-impedance state. Port data registers reflect the port's functional state at reset. The pin function is mode dependent.

# 5.2.4 Timer

During reset, the timer system is initialized to a count of \$0000. The prescaler bits are cleared, and all output compare registers are initialized to \$FFFF. All input capture registers are indeterminate after reset. The output compare 1 mask (OC1M) register is cleared so that successful OC1 compares do not affect any I/O pins. The other four output compares are configured so that they do not affect any I/O pins on successful compares. All input capture edge-detector circuits are configured for capture disabled operation. The timer overflow interrupt flag and all eight timer function interrupt flags are cleared. All nine timer interrupts are disabled because their mask bits have been cleared.

The I4/O5 bit in the PACTL register is cleared to configure the I4/O5 function as OC5; however, the OM5:OL5 control bits in the TCTL1 register are clear so OC5 does not control the PA3 pin.

# 5.2.5 Real-time interrupt (RTI)

The real-time interrupt flag (RTIF) is cleared and automatic hardware interrupts are masked. The rate control bits are cleared after reset and can be initialized by software before the real-time interrupt (RTI) system is used.

### 5.2.6 Pulse accumulator

The pulse accumulator system is disabled at reset so that the pulse accumulator input (PAI) pin defaults to being a general-purpose input pin.

# 5.2.7 Computer operating properly (COP)

The COP watchdog system is enabled if the NOCOP control bit in the CONFIG register is cleared, and disabled if NOCOP is set. The COP rate is set for the shortest duration timeout.

# 5.2.8 Serial communications interface (SCI)

The reset condition of the SCI system is independent of the operating mode. At reset, the SCI baud rate control register is initialized to \$0004. All transmit and receive interrupts are masked and both the transmitter and receiver are disabled so the port pins default to being general purpose I/O lines. The SCI frame format is initialized to an 8-bit character size. The send break and receiver wake-up functions are disabled. The TDRE and TC status bits in the SCI status register are both set, indicating that there is no transmit data in either the transmit data register or the transmit serial shift register. The RDRF, IDLE, OR, NF, FE, PF, and RAF receive-related status bits are cleared.

# 5.2.9 Serial peripheral interface (SPI)

The SPI system is disabled by reset. Its associated port pins default to being general purpose I/O lines.

# 5.2.10 I<sup>2</sup>C bus

The I<sup>2</sup>C bus is disabled on reset.

# 5.2.11 Analog-to-digital converter

The A/D converter configuration is indeterminate after reset. The ADPU bit is cleared by reset, which disables the A/D system. The conversion complete flag is cleared by reset.

### 5.2.12 System

The EEPROM programming controls are disabled, so the memory system is configured for normal read operation. PSEL[4:0] are initialized with the binary value %00110, causing the external IRQ pin to have the highest I-bit interrupt priority. The IRQ and XIRQ pins are configured for level-sensitive operation (for wired-OR systems). The RBOOT, SMOD, and MDA bits in the HPRIO register reflect the status of the MODB and MODA inputs at the rising edge of reset. The DLY control bit is set to specify that an oscillator start-up delay is imposed upon recovery from STOP mode or power-on reset. The clock monitor system is disabled because CME and FCME are cleared.

# 5.3 Reset and interrupt priority

Resets and interrupts have a hardware priority that determines which reset or interrupt is serviced first when simultaneous requests occur. Any maskable interrupt can be given priority over other maskable interrupts.

The first six interrupt sources are not maskable by the I-bit in the CCR. The priority arrangement for these sources is fixed and is as follows:

- 1) POR or RESET pin
- 2) Clock monitor reset
- 3) COP watchdog reset
- 4) XIRQ interrupt
- Illegal opcode interrupt see Section 5.4.3 for details of handling
- Software interrupt (SWI) see Section 5.4.4 for details of handling

The maskable interrupt sources have the following priority arrangement:

- 5) IRQ
- 6) Real-time interrupt
- 7) Timer input capture 1
- 8) Timer input capture 2
- 9) Timer input capture 3
- 10) Timer output compare 1
- 11) Timer output compare 2
- 12) Timer output compare 3
- 13) Timer output compare 4
- 14) Timer input capture 4/output compare 5
- 15) I<sup>2</sup>C bus
- 16) Timer overflow
- 17) Pulse accumulator overflow
- 18) Pulse accumulator input edge
- 19) SPI transfer complete
- 20) SCI system

Any one of these maskable interrupts can be assigned the highest maskable interrupt priority by writing the appropriate value to the PSEL bits in the HPRIO register. Otherwise, the priority arrangement remains the same. An interrupt that is assigned highest priority is still subject to global masking by the I-bit in the CCR, or by any associated local bits. Interrupt vectors are not affected by priority assignment. To avoid race conditions, HPRIO can only be written while I-bit interrupts are inhibited.

# 5.3.1 HPRIO — Highest priority I-bit interrupt and misc. register

|                                    | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Highest priority interrupt (HPRIO) | \$003C  | RBOOT | SMOD  | MDA   | PSEL4 | PSEL3 | PSEL2 | PSEL1 | PSEL0 | xxx0 0110         |

RBOOT, SMOD, and MDA bits depend on power-up initialization mode and can only be written in special modes when SMOD = 1. Refer to Table 4-4.

#### **RBOOT** — Read bootstrap ROM (refer to Section 4)

- 1 (set) Bootloader ROM enabled, at \$BE40-\$BFFF.
- 0 (clear) Bootloader ROM disabled and not in map.

#### **SMOD** — **Special mode select** (refer to Section 4)

- 1 (set) Special mode variation in effect.
- 0 (clear) Normal mode variation in effect.

#### MDA — Mode select A (refer to Section 4)

- 1 (set) Normal expanded or special test mode in effect.
- 0 (clear) Normal single chip or special bootstrap mode in effect.

#### PSEL[4:0] — Priority select bits

These bits select one interrupt source to be elevated above all other I-bit-related sources and can be written to only while the I-bit in the CCR is set (interrupts disabled). See Table 5-3.

| PSELx |   |   |   |   |                                        |  |
|-------|---|---|---|---|----------------------------------------|--|
| 4     | 3 | 2 | 1 | 0 | Interrupt source promoted              |  |
| 0     | 0 | 0 | Х | Х | Reserved (default to IRQ)              |  |
| 0     | 0 | 1 | 0 | 0 | Reserved (default to IRQ)              |  |
| 0     | 0 | 1 | 0 | 1 | Reserved (default to IRQ)              |  |
| 0     | 0 | 1 | 1 | 0 | IRQ (external pin)                     |  |
| 0     | 0 | 1 | 1 | 1 | Real-time interrupt                    |  |
| 0     | 1 | 0 | 0 | 0 | Timer input capture 1                  |  |
| 0     | 1 | 0 | 0 | 1 | Timer input capture 2                  |  |
| 0     | 1 | 0 | 1 | 0 | Timer input capture 3                  |  |
| 0     | 1 | 0 | 1 | 1 | Timer output compare 1                 |  |
| 0     | 1 | 1 | 0 | 0 | Timer output compare 2                 |  |
| 0     | 1 | 1 | 0 | 1 | Timer output compare 3                 |  |
| 0     | 1 | 1 | 1 | 0 | Timer output compare 4                 |  |
| 0     | 1 | 1 | 1 | 1 | Timer output compare 5/input capture 4 |  |
| 1     | 0 | 0 | 0 | 0 | Timer overflow                         |  |
| 1     | 0 | 0 | 0 | 1 | Pulse accumulator overflow             |  |
| 1     | 0 | 0 | 1 | 0 | Pulse accumulator input edge           |  |
| 1     | 0 | 0 | 1 | 1 | SPI serial transfer complete           |  |
| 1     | 0 | 1 | 0 | 0 | SCI serial system                      |  |
| 1     | 0 | 1 | 0 | 1 | I <sup>2</sup> C serial system         |  |
| 1     | 0 | 1 | 1 | Х | Reserved (default to IRQ)              |  |
| 1     | 1 | Х | Х | Х | Reserved (default to IRQ)              |  |

### Table 5-3 Highest priority interrupt selection

| Vector address      | Interrupt source                                                                                                                                | CCR<br>mask bit | Local<br>mask                     |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------|
| FFC0, C1 – FFD2, D3 | Reserved                                                                                                                                        | _               | _                                 |
| FFD4, D5            | I <sup>2</sup> C bus                                                                                                                            | I               | MIEN                              |
| FFD6, D7            | SCI receive data register full     SCI receiver overrun     SCI transmit data register empty     SCI transmit complete     SCI idle line detect | I               | RIE<br>RIE<br>TIE<br>TCIE<br>ILIE |
| FFD8, D9            | SPI serial transfer complete                                                                                                                    | 1               | SPIE                              |
| FFDA, DB            | Pulse accumulator input edge                                                                                                                    | I               | PAII                              |
| FFDC, DD            | Pulse accumulator overflow                                                                                                                      | 1               | PAOVI                             |
| FFDE, DF            | Timer overflow                                                                                                                                  | I               | TOI                               |
| FFE0, E1            | Timer input capture 4/output compare 5                                                                                                          | I               | 14/051                            |
| FFE2, E3            | Timer output compare 4                                                                                                                          | I               | OC4I                              |
| FFE4, E5            | Timer output compare 3                                                                                                                          | I               | OC3I                              |
| FFE6, E7            | Timer output compare 2                                                                                                                          | I               | OC2I                              |
| FFE8, E9            | Timer output compare 1                                                                                                                          | I               | OC1I                              |
| FFEA, EB            | Timer input capture 3                                                                                                                           | I               | IC3I                              |
| FFEC, ED            | Timer input capture 2                                                                                                                           | I               | IC2I                              |
| FFEE, EF            | Timer input capture 1                                                                                                                           | I               | IC1I                              |
| FFF0, F1            | Real-time interrupt                                                                                                                             | I               | RTII                              |
| FFF2, F3            | IRQ pin                                                                                                                                         | I               | None                              |
| FFF4, F5            | XIRQ pin                                                                                                                                        | Х               | None                              |
| FFF6, F7            | Software interrupt                                                                                                                              | None            | None                              |
| FFF8, F9            | Illegal opcode trap                                                                                                                             | None            | None                              |
| FFFA, FB            | COP failure                                                                                                                                     | None            | NOCOP                             |
| FFFC, FD            | Clock monitor fail                                                                                                                              | None            | CME                               |
| FFFE, FF            | RESET                                                                                                                                           | None            | None                              |

### Table 5-4 Interrupt and reset vector assignments

# 5.4 Interrupts

Excluding reset type interrupts, the MC68HC11PA8/MC68HC11PB8 has 19 interrupt vectors that support 23 interrupt sources. The 16 maskable interrupts are generated by on-chip peripheral systems. These interrupts are recognized when the global interrupt mask bit (I) in the condition code register (CCR) is clear. The three nonmaskable interrupt sources are illegal opcode trap, software interrupt, and XIRQ pin. Refer to Table 5-4, which shows the interrupt sources and vector assignments for each source.

For some interrupt sources, such as the SCI interrupts, the flags are automatically cleared during the normal course of responding to the interrupt requests. For example, the RDRF flag in the SCI system is cleared by the automatic clearing mechanism consisting of a read of the SCI status register while RDRF is set, followed by a read of the SCI data register. The normal response to an RDRF interrupt request would be to read the SCI status register to check for receive errors, then to read the received data from the SCI data register. These two steps satisfy the automatic clearing mechanism without requiring any special instructions.

# 5.4.1 Interrupt recognition and register stacking

An interrupt can be recognized at any time after it is enabled by its local mask, if any, and by the global mask bit in the CCR. Once an interrupt source is recognized, the CPU responds at the completion of the instruction being executed. Interrupt latency varies according to the number of cycles required to complete the current instruction. When the CPU begins to service an interrupt, the contents of the CPU registers are pushed onto the stack in the order shown in Table 5-5. After the CCR value is stacked, the I-bit and the X-bit, if XIRQ is pending, are set to inhibit further interrupts. The interrupt vector for the highest priority pending source is fetched, and execution continues at the address specified by the vector. At the end of the interrupt service routine, the return from interrupt instruction is executed and the saved registers are pulled from the stack in reverse order so that normal program execution can resume. Refer to Section 3 for further information.

| Memory location | CPU registers |
|-----------------|---------------|
| SP              | PCL           |
| SP – 1          | PCH           |
| SP – 2          | IYL           |
| SP – 3          | IYH           |
| SP – 4          | IXL           |
| SP – 5          | IXH           |
| SP – 6          | ACCA          |
| SP – 7          | ACCB          |
| SP – 8          | CCR           |

Table 5-5 Stacking order on entry to interrupts

# 5.4.2 Nonmaskable interrupt request (XIRQ)

Nonmaskable interrupts are useful because they can always interrupt CPU operations. The most common use for such an interrupt is for serious system problems, such as program runaway or power failure. The  $\overline{\text{XIRQ}}$  input is an updated version of the  $\overline{\text{NMI}}$  (nonmaskable interrupt) input of earlier MCUs.

Upon reset, both the X-bit and I-bit of the CCR are set to inhibit all maskable interrupts and  $\overline{XIRQ}$  After minimum system initialization, software can clear the X-bit by a TAP instruction, enabling  $\overline{XIRQ}$  interrupts. Thereafter, software cannot set the X-bit. Thus, an  $\overline{XIRQ}$  interrupt is a nonmaskable interrupt. Because the operation of the I-bit-related interrupt structure has no effect on the X-bit, the internal  $\overline{XIRQ}$  pin remains unmasked. In the interrupt priority logic, the  $\overline{XIRQ}$  interrupt has a higher priority than any source that is maskable by the I-bit. All I-bit-related interrupts operate normally with their own priority relationship.

When an I-bit-related interrupt occurs, the I-bit is automatically set by hardware after stacking the CCR byte. The X-bit is not affected. When an X-bit-related interrupt occurs, both the X and I bits are automatically set by hardware after stacking the CCR. A return from interrupt instruction restores the X and I bits to their pre-interrupt request state.

# 5.4.3 Illegal opcode trap

Because not all possible opcodes or opcode sequences are defined, the MCU includes an illegal opcode detection circuit, which generates an interrupt request. When an illegal opcode is detected and the interrupt is recognized, the current value of the program counter is stacked. After interrupt service is complete, the user should reinitialize the stack pointer to ensure that repeated execution of illegal opcodes does not cause stack underflow. Left uninitialized, the illegal opcode vector can point to a memory location that contains an illegal opcode. This condition causes an infinite loop that causes stack underflow. The stack grows until the system crashes.

The illegal opcode trap mechanism works for all unimplemented opcodes on all four opcode map pages. The address stacked as the return address for the illegal opcode interrupt is the address of the first byte of the illegal opcode. Otherwise, it would be almost impossible to determine whether the illegal opcode had been one or two bytes. The stacked return address can be used as a pointer to the illegal opcode, so that the illegal opcode service routine can evaluate the offending opcode.

# 5.4.4 Software interrupt

SWI is an instruction, and thus cannot be interrupted until complete. SWI is not inhibited by the global mask bits in the CCR. Because execution of SWI sets the I mask bit, once an SWI interrupt begins, other interrupts are inhibited until SWI is complete, or until user software clears the I bit in the CCR.

# 5.4.5 Maskable interrupts

The maskable interrupt structure of the MCU can be extended to include additional external interrupt sources through the IRQ pin. The default configuration of this pin is a low-level sensitive wired-OR network. When an event triggers an interrupt, a software accessible interrupt flag is set. When enabled, this flag causes a constant request for interrupt service. After the flag is cleared, the service request is released.

### 5.4.6 Reset and interrupt processing

The following flow diagrams illustrate the reset and interrupt process. Figure 5-1 and Figure 5-2 illustrate how the CPU begins from a reset and how interrupt detection relates to normal opcode fetches. Figure 5-3 to Figure 5-4 provide an expanded version of a block in Figure 5-1 and illustrate interrupt priorities. Figure 5-6 shows the resolution of interrupt sources within the SCI subsystem.

### 5.5 Low power operation

Both STOP and WAIT suspend CPU operation until a reset or interrupt occurs. The WAIT condition suspends processing and reduces power consumption to an intermediate level. The STOP condition turns off all on-chip clocks and reduces power consumption to an absolute minimum while retaining the contents of all bytes of the RAM.

### 5.5.1 WAIT

The WAI opcode places the MCU in the WAIT condition, during which the CPU registers are stacked and CPU processing is suspended until a qualified interrupt is detected. The interrupt can be an external  $\overline{IRQ}$ , an  $\overline{XIRQ}$ , or any of the internally generated interrupts, such as the timer or serial interrupts. The on-chip crystal oscillator remains active throughout the WAIT stand-by period.

The reduction of power in the WAIT condition depends on how many internal clock signals driving on-chip peripheral functions can be shut down. The CPU is always shut down during WAIT. While in the wait state, the address/data bus repeatedly runs read cycles to the address where the CCR contents were stacked. The MCU leaves the wait state when it senses any interrupt that has not been masked.

The PH2 clock to the free-running timer system is stopped if the I-bit is set and the COP system is disabled by NOCOP being set. Several other systems can also be in a reduced power consumption state depending on the state of software-controlled configuration control bits. Power consumption by the analog-to-digital (A/D) converter is not affected significantly by the WAIT condition. However, the A/D converter current can be eliminated by writing the ADPU bit to zero and halting the RC clock (CSEL cleared). The SPI system is enabled or disabled by the SPE

control bit, and the  $I^2C$  bus is disabled by the MEN bit. The SCI transmitter is enabled or disabled by the TE bit, and the SCI receiver is enabled or disabled by the RE bit (lowest power consumption is achieved when RE=TE=0). Setting the WEN bit in PLLCR will result in WAIT mode using a slower clock and hence less power (see Section 2.5). Therefore the power consumption in WAIT is dependent on the particular application.

# 5.5.2 STOP

Executing the STOP instruction while the S-bit in the CCR is clear places the MCU in the STOP condition. If the S-bit is set, the STOP opcode is treated as a no-op (NOP). The STOP condition offers minimum power consumption because all clocks, including the crystal oscillator, are stopped while in this mode. To exit STOP and resume normal processing, a logic low level must be applied to one of the external interrupts (IRQ or XIRQ) or to the RESET pin. A pending edge-triggered IRQ can also bring the CPU out of STOP.

Because all clocks are stopped in this mode, all internal peripheral functions also stop. The data in the internal RAM is retained as long as  $V_{DD}$  power is maintained. The CPU state and I/O pin levels are static and are unchanged by STOP. Therefore, when an interrupt comes to restart the system, the MCU resumes processing as if there were no interruption. If reset is used to restart the system a normal reset sequence results where all I/O pins and functions are also restored to their initial states.

To use the  $\overline{IRQ}$  pin or the  $\overline{XIRQ}$  pin as a means of recovering from STOP, the I-bit or the X-bit in CCR respectively must be clear. (IRQ or  $\overline{XIRQ}$  not masked).

Because the oscillator is stopped in STOP mode, a restart delay may be imposed to allow oscillator stabilization upon leaving STOP. If the internal oscillator is being used, this delay is required; however, if a stable external oscillator is being used, the DLY control bit can be used to bypass this start-up delay. The DLY control bit is set by reset and can be optionally cleared during initialization. If the DLY equal to zero option is used to avoid start-up delay on recovery from STOP, then reset should not be used as the means of recovering from STOP, as this causes DLY to be set again by reset, imposing the restart delay. This same delay also applies to power-on-reset, regardless of the state of the DLY control bit, but does not apply to a reset while the clocks are running. See Section 4.3.2.4.



Figure 5-1 Processing flow out of reset (1 of 2)

**RESETS AND INTERRUPTS** 

MC68HC11PA8



Figure 5-2 Processing flow out of reset (2 of 2)

#### **RESETS AND INTERRUPTS**



Figure 5-3 Interrupt priority resolution (1 of 3)



Figure 5-4 Interrupt priority resolution (2 of 3)



Figure 5-5 Interrupt priority resolution (3 of 3)

5-22

5


Figure 5-6 Interrupt source resolution within the SCI subsystem

# THIS PAGE LEFT BLANK INTENTIONALLY

# **6** PARALLEL INPUT/OUTPUT

The MC68HC(7)11PA8/MC68HC(7)11PB8 has up to 39 input/output lines and 10 input-only lines<sup>†</sup> (including the  $\overline{XIRQ}$  and  $\overline{IRQ}$  pins), depending on the operating mode. To enhance the I/O functions, the data bus of this microcontroller is non-multiplexed. The following table is a summary of the configuration and features of each port.

| Port | Input<br>pins  | Output<br>pins | Bidirectional<br>pins | Alternative functions                |
|------|----------------|----------------|-----------------------|--------------------------------------|
| А    | —              | —              | 8                     | Timer                                |
| В    | _              | —              | 8                     | High order address                   |
| С    | _              | —              | 8                     | Data bus                             |
| D    | _              | —              | 6                     | SCI and SPI / I <sup>2</sup> C bus   |
| E    | 8 <sup>†</sup> | —              | -                     | A/D converter / I <sup>2</sup> C bus |
| F    | _              | —              | 8                     | Low order address                    |
| G    | _              | —              | 1                     | R/W                                  |

### Table 6-1 Port configuration

*Note:* Do not confuse pin function with the electrical state of that pin at reset. All general-purpose I/O pins that are configured as inputs at reset are in a high-impedance state and the contents of the port data registers are undefined; in port descriptions, a 'u' indicates this condition. The pin function is mode dependent.

Pins PE5 and PE4 are not present on the 64-pin QFP packaged MC68HC11PA8, which has only six port E pins. They are present on the 64-pin MC68HC11PB8 and on 68-pin CLCC packages (available as samples only). Contact your local Motorola Sales Office for more information.

# 6.1 Port A

Port A is an 8-bit bidirectional port, with both data and data direction registers. In addition to their I/O capability, port A pins are shared with timer functions, as shown in the following table.

| Pin | Alternative function   |                    |
|-----|------------------------|--------------------|
| PA0 | IC3                    |                    |
| PA1 | IC2                    |                    |
| PA2 | IC1                    |                    |
| PA3 | OC5 and/or OC1, or IC4 | See Section 10 for |
| PA4 | OC4 and/or OC1         | more information.  |
| PA5 | OC3 and/or OC1         |                    |
| PA6 | OC2 and/or OC1         |                    |
| PA7 | PAI and/or OC1         | ] /                |

On reset the pins are configured as general purpose high-impedance inputs.

### 6.1.1 PORTA — Port A data register

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| Port A data (PORTA) | \$0000  | PA7   | PA6   | PA5   | PA4   | PA3   | PA2   | PA1   | PA0   | undefined |

This is a read/write register and is not affected by reset. The bits may be read and written at any time, but, when a pin is allocated to its alternative function, a write to the corresponding register bit has no effect on the pin state.

## 6.1.2 DDRA — Data direction register for port A

|                         | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Data direction A (DDRA) | \$0001  | DDA7  | DDA6  | DDA5  | DDA4  | DDA3  | DDA2  | DDA1  | DDA0  | 0000 0000         |

### DDA[7:0] — Data direction for port A

1 (set) – The corresponding pin is configured as an output.

0 (clear) – The corresponding pin is configured as an input.

Claire

# 6.2 Port B

Port B is an 8-bit bidirectional port, with both data and data direction registers. In addition to their I/O capability, port B pins are used as the non-multiplexed high order address pins, as shown in the following table.

| Pin | Alternative<br>function |
|-----|-------------------------|
| PB0 | A8                      |
| PB1 | A9                      |
| PB2 | A10                     |
| PB3 | A11                     |
| PB4 | A12                     |
| PB5 | A13                     |
| PB6 | A14                     |
| PB7 | A15                     |

In expanded or test mode, the pins become the high order address lines and port B is not included in the memory map.

The state of the pins on reset is mode dependent. In single chip or bootstrap mode, port B pins are high-impedance inputs with selectable internal pull-up resistors (see Section 6.9). In expanded or test mode, port B pins are high order address outputs and PORTB/DDRB are not in the memory map.

# 6.2.1 PORTB — Port B data register

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Port B data (PORTB) | \$0004  | PB7   | PB6   | PB5   | PB4   | PB3   | PB2   | PB1   | PB0   | undefined         |

The bits may be read and written at any time and are not affected by reset.

## 6.2.2 DDRB — Data direction register for port B

|                         | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Data direction B (DDRB) | \$0002  | DDB7  | DDB6  | DDB5  | DDB4  | DDB3  | DDB2  | DDB1  | DDB0  | 0000 0000         |

### DDB[7:0] — Data direction for port B

1 (set) – The corresponding pin is configured as an output.

0 (clear) - The corresponding pin is configured as an input.

# 6.3 Port C

Port C is an 8-bit bidirectional port, with both data and data direction registers. In addition to their I/O capability, port C pins are used as the non-multiplexed data bus pins, as shown in the following table.

| Pin | Alternative<br>function |
|-----|-------------------------|
| PC0 | D0                      |
| PC1 | D1                      |
| PC2 | D2                      |
| PC3 | D3                      |
| PC4 | D4                      |
| PC5 | D5                      |
| PC6 | D6                      |
| PC7 | D7                      |

The state of the pins on reset is mode dependent. In single chip or bootstrap mode, port C pins are high-impedance inputs. In expanded or test modes, port C pins are the data bus I/O and PORTC/DDRC are not in the memory map.

# 6.3.1 PORTC — Port C data register

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Port C data (PORTC) | \$0006  | PC7   | PC6   | PC5   | PC4   | PC3   | PC2   | PC1   | PC0   | undefined         |

The bits may be read and written at any time and are not affected by reset.

## 6.3.2 DDRC — Data direction register for port C

|                         | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Data direction C (DDRC) | \$0007  | DDC7  | DDC6  | DDC5  | DDC4  | DDC3  | DDC2  | DDC1  | DDC0  | 0000 0000         |

### DDC[7:0] — Data direction for port C

1 (set) – The corresponding pin is configured as an output.

0 (clear) – The corresponding pin is configured as an input.

# 6.4 Port D

Port D is a 6-bit bidirectional port, with both data and data direction registers. In addition to their I/O capability, port D pins are shared with SCI and SPI or  $P^2$ C bus functions, as shown in the following table.

| Pin | Alternative<br>function |     |                                 |
|-----|-------------------------|-----|---------------------------------|
| PD0 | RXD                     |     | See Section 10 for              |
| PD1 | TXD                     | )   | more information.               |
|     |                         | ]   |                                 |
| PD2 | MISO                    |     |                                 |
| PD3 | MOSI / SDA              | 1   | See Section 9 and               |
| PD4 | SCK / SCL               |     | Section & for more information. |
| PD5 | SS                      | ] / |                                 |

On reset the pins are configured as general purpose high-impedance inputs.

## 6.4.1 PORTD — Port D data register

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Port D data (PORTD) | \$0008  | 0     | 0     | PD5   | PD4   | PD3   | PD2   | PD1   | PD0   | undefined         |

This is a read/write register and is not affected by reset. The bits may be read and written at any time, but, when a pin is allocated to an alternative function, a write to the corresponding register bit has no effect on the pin state.

## 6.4.2 DDRD — Data direction register for port D

|                         | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Data direction D (DDRD) | \$0009  | 0     | 0     | DDD5  | DDD4  | DDD3  | DDD2  | DDD1  | DDD0  | 0000 0000         |

Bits [7:6] — Reserved; always read zero

### DDD[5:0] — Data direction for port D

- 1 (set) The corresponding pin is configured as an output.
- 0 (clear) The corresponding pin is configured as an input.

# 6.5 Port E

Port E is an input-only port. In addition to their input capability, port E pins are shared with A/D and  $I^2C$  bus functions, as shown in the following table.

| Pin | Alternative<br>function |                    |
|-----|-------------------------|--------------------|
| PE0 | AD0                     |                    |
| PE1 | AD1                     |                    |
| PE2 | AD2                     |                    |
| PE3 | AD3                     | See Section 11 and |
| PE4 | AD4 <sup>(1)</sup>      | information.       |
| PE5 | AD5 <sup>(1)</sup>      |                    |
| PE6 | AD6 / SCL               |                    |
| PE7 | AD7 / SDA               | )                  |

(1) The XOUT pin is not available on 64-pin QFP packaged devices, but it is present on the 68-pin CLCC package. Pins PE4 and PE5 are available on the 64-pin QFP MC68HC11PB8 devices and on all 68-pin CLCC devices.

On reset, the pins are configured as general purpose high-impedance inputs.

## 6.5.1 PORTE — Port E data register

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Port E data (PORTE) | \$000A  | PE7   | PE6   | PE5   | PE4   | PE3   | PE2   | PE1   | PE0   | undefined         |

This is a read-only register and is not affected by reset. The bits may be read at any time.

*Note:* As port E shares pins with the A/D converter, a read of this register may affect any conversion currently in progress, if it coincides with the sample portion of the conversion cycle. Hence, normally port E should not be read during the sample portion of any conversion.

# 6.6 Port F

Port F is an 8-bit bidirectional port, with both data and data direction registers. In addition to their I/O capability, port F pins are used as the non-multiplexed low order address pins, as shown in the following table.

| Pin | Alternative function |     |
|-----|----------------------|-----|
| PF0 | A0                   |     |
| PF1 | A1                   |     |
| PF2 | A2                   | n n |
| PF3 | A3                   |     |
| PF4 | A4                   |     |
| PF5 | A5                   | i i |
| PF6 | A6                   |     |
| PF7 | A7                   |     |

In expanded or test mode, the pins become the low order address and port F is not included in the memory map.

The state of the pins on reset is mode dependent. In single chip or bootstrap mode, port F pins are high-impedance inputs with selectable internal pull-up resistors (see Section 6.9). In expanded or test modes, port F pins are low order address outputs and PORTF/DDRF are not in the memory map.

## 6.6.1 **PORTF** — Port F data register

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Port F data (PORTF) | \$0005  | PF7   | PF6   | PF5   | PF4   | PF3   | PF2   | PF1   | PF0   | undefined         |

The bits may be read and written at any time and are not affected by reset.

### 6.6.2 DDRF — Data direction register for port F

|                         | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Data direction F (DDRF) | \$0003  | DDF7  | DDF6  | DDF5  | DDF4  | DDF3  | DDF2  | DDF1  | DDF0  | 0000 0000         |

### DDF[7:0] — Data direction for port F

1 (set) – The corresponding pin is configured as an output.

0 (clear) - The corresponding pin is configured as an input.

# 6.7 Port G

Port G is a 1-bit bidirectional port, with both data and data direction registers. In addition to its I/O capability, the single port G pin is shared with the  $R/\overline{W}$  function.

| Pin | Alternative<br>function |   |                                     |
|-----|-------------------------|---|-------------------------------------|
| PG7 | R/W                     | ) | See Section 2 for more information. |

Pin PG7 is a high-impedance input with a software selectable pull-up resistor in single chip and bootstrap modes (see Section 6.9). In expanded or test modes, PG7 is the R/W output.

# 6.7.1 PORTG — Port G data register

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| Port G data (PORTG) | \$007E  | PG7   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | undefined |

This is a read/write register and is not affected by reset.

The bits may be read and written at any time, but, when a pin is allocated to its alternative function, a write to the corresponding register bit has no effect on the pin state.

# 6.7.2 DDRG — Data direction register for port G

|                         | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| Data direction G (DDRG) | \$007F  | DDG7  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0000 0000 |

### DDG7 — Data direction for port G

1 (set) – Pin PG7 is configured as an output.

0 (clear) – Pin PG7 is configured as an input.

C1 - 1 -

C1 - 1 -

These two pins may be used as general-purpose inputs. Their corresponding data bits, XPIN and IPIN, are found in the SPSR register. The  $\overline{XIRQ}$  and  $\overline{IRQ}$  interrupts can be masked using the I and X bits in the CCR (see Section 3).

# 6.8.1 SPSR — SPI status register

|                   | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| SPI status (SPSR) | \$0029  | SPIF  | WCOL  | 0     | MODF  | 0     | 0     | XPIN  | IPIN  | 0000 00uu         |

This register can be read at any time, but writing to it has no effect.

Bits [7, 6, 4] — See Section 9 for details of these bits.

Bits [5, 3, 2] - Not implemented; always read zero.

### $XPIN - \overline{XIRQ}$ pin input data bit

A read of this bit returns the logic level present on the  $\overline{XIRQ}$  pin. It is not affected by reset.

### IPIN — IRQ pin input data bit

A read of this bit returns the logic level present on the IRQ pin. It is not affected by reset.

~ .

### 6.9 Internal pull-up resistors

Three of the ports (B, F and G) have internal, software selectable pull-up resistors under control of the port pull-up assignment register (PPAR).

### 6.9.1 PPAR — Port pull-up assignment register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Port pull-up assignment (PPAR) | \$002C  | 0     | 0     | 0     | 0     | 1     | GPPUE | FPPUE | BPPUE | 0000 1111         |

Bits [7:4] — Not implemented; always read zero.

Bit 3 — This bit can be written, but has no function.

### xPPUE — Port x pin pull-up enable

These bits control the on-chip pull-up devices connected to all the pins on I/O ports B, F and G. They are collectively enabled or disabled via the PAREN bit in the CONFIG register (see Section 6.10.2).

- 1 (set) Port x pin on-chip pull-up devices enabled.
- 0 (clear) Port x pin on-chip pull-up devices disabled.
- *Note:* GPPUE, FPPUE and BPPUE have no effect in expanded mode since ports F and B are dedicated address bus outputs, and port G provides the R/W signal.

### 6.10 System configuration

One bit in each of the following registers is directly concerned with the configuration of the I/O ports. For full details on the other bits in the registers, refer to the appropriate section.

### 6.10.1 OPT2 — System configuration options register 2

|                                 | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| System config. options 2 (OPT2) | \$0038  | LIRDV | CWOM  | STRCH | IRVNE | LSBF  | SPR2  | EXT4X | XIRQE | x00x 0000         |

### LIRDV — LIR driven (refer to Section 4)

- 1 (set) Enable LIR drive high pulse.
- 0 (clear) LIR not driven on MODA/LIR pin.

#### CWOM — Port C wired-OR mode

- 1 (set) Port C outputs are open-drain.
- 0 (clear) Port C operates normally.

#### STRCH — Stretch external accesses (refer to Section 4)

- 1 (set) Off-chip accesses are extended by one E clock cycle.
- 0 (clear) Normal operation.

### IRVNE — Internal read visibility/not E (refer to Section 4)

- 1 (set) Data from internal reads is driven out of the external data bus.
- 0 (clear) No visibility of internal reads on external bus.

#### In single chip mode this bit determines whether the E clock drives out from the chip.

- 1 (set) E pin is driven low.
- 0 (clear) E clock is driven out from the chip.

### LSBF — LSB first enable (refer to Section 9)

- 1 (set) SPI data is transferred LSB first.
- 0 (clear) SPI data is transferred MSB first.
- SPR2 SPI clock rate select (refer to Section 9)

#### EXT4X — XOUT clock output select (refer to Section 4)

- 1 (set) EXTALi clock is output on the XOUT pin.
- 0 (clear) 4XCLK clock is output on the XOUT pin.
- *Note:* The XOUT pin is not available on 64-pin QFP packaged devices; see Section 4.

#### PARALLEL INPUT/OUTPUT

### XIRQE — Configure XIRQ for falling-edge-sensitive operation (refer to Section 4)

- 1 (set) Falling-edge-sensitive operation.
- 0 (clear) Low-level-sensitive operation.

## 6.10.2 CONFIG — System configuration register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Configuration control (CONFIG) | \$003F  | ROMAD | MBSP  | CLK4X | PAREN | NOSEC | NOCOP | ROMON | EEON  | XXXX XXXX         |
|                                |         |       |       |       |       |       |       |       |       |                   |

### ROMAD — ROM/EPROM mapping control (refer to Section 4)

- 1 (set) ROM/EPROM addressed from \$4000 to \$FFFF.
- 0 (clear) ROM/EPROM addressed from \$0000 to \$BFFF (expanded mode only).

### MBSP— Synchronous serial interface select (refer to Section 4)

- 1 (set) If enabled, I<sup>2</sup>C bus uses port D[4, 3] pins; SPI is disabled.
- 0 (clear) If enabled,  $l^2C$  bus uses port E[7, 6] pins.

### CLK4X — 4X clock enable (refer to Section 4)

- 1 (set) 4XCLK or EXTALi driven out on the XOUT pin.
- 0 (clear) XOUT pin disabled.

*Note:* The XOUT pin is not available on 64-pin QFP packaged devices; see Section 4.

### PAREN — Pull-up assignment register enable

- 1 (set) Pull-ups can be enabled using PPAR register.
- 0 (clear) All pull-ups disabled.

### NOSEC — EEPROM security disabled (refer to Section 4)

- 1 (set) Disable security.
- 0 (clear) Enable security.

### NOCOP — COP system disable (refer to Section 5)

- 1 (set) COP system disabled.
- 0 (clear) COP system enabled (forces reset on timeout).

#### ROMON — ROM/EPROM enable (refer to Section 4)

- 1 (set) ROM/EPROM present in the memory map.
- 0 (clear) ROM/EPROM disabled from the memory map.

### EEON — EEPROM enable (refer to Section 4)

- 1 (set) EEPROM is present in the memory map.
- 0 (clear) EEPROM is disabled from the memory map.

# THIS PAGE LEFT BLANK INTENTIONALLY

# 7

# SERIAL COMMUNICATIONS INTERFACE

The serial communications interface (SCI) is a universal asynchronous receiver transmitter (UART). It has a non-return to zero (NRZ) format (one start, eight or nine data, and one stop bit) that is compatible with standard RS-232 systems.

The SCI shares I/O with two of port D's pins:

| Pin | Alternative<br>function |
|-----|-------------------------|
| PD0 | RXD                     |
| PD1 | TXD                     |

The SCI transmit and receive functions are enabled by TE and RE respectively, in SCCR2.

The SCI features enabled on this MCU include: 13-bit modulus prescaler, idle line detect, receiver-active flag, transmitter and receiver hardware parity. A block diagram of the enhanced baud rate generator is shown in Figure 7-1. See Table 7-1 for example baud rate control values.



Figure 7-1 SCI baud rate generator circuit diagram

# 7.1 Data format

The serial data format requires the following conditions:

- An idle-line condition before transmission or reception of a message.
- A start bit, logic zero, transmitted or received, that indicates the start of each character.
- Data that is transmitted and received least significant bit (LSB) first.
- A stop bit, logic one, used to indicate the end of a frame. (A frame consists of a start bit, a character of eight or nine data bits, and a stop bit.)
- A break (defined as the transmission or reception of a logic zero for some multiple number of frames).

Selection of the word length is controlled by the M bit of SCCR1.

# 7.2 Transmit operation

The SCI transmitter includes a parallel data register (SCDRH/SCDRL) and a serial shift register. The contents of the shift register can only be written through the parallel data register. This double buffered operation allows a character to be shifted out serially while another character is waiting in the parallel data register to be transferred into the shift register. The output of the shift register is applied to TXD as long as transmission is in progress or the transmit enable (TE) bit of serial communication control register 2 (SCCR2) is set. The block diagram, Figure 7-2, shows the transmit serial shift register and the buffer logic at the top of the figure.

# 7.3 Receive operation

During receive operations, the transmit sequence is reversed. The serial shift register receives data and transfers it to the parallel receive data registers (SCDRH/SCDRL) as a complete word. This double buffered operation allows a character to be shifted in serially while another character is still in the serial data registers. An advanced data recovery scheme distinguishes valid data from noise in the serial data stream. The data input is selectively sampled to detect receive data, and majority sampling logic determines the value and integrity of each bit.





# 7.4 Wake-up feature

The wake-up feature reduces SCI service overhead in multiple receiver systems. Software for each receiver evaluates the first character or frame of each message. All receivers are placed in wake-up mode by writing a one to the RWU bit in the SCCR2 register. When RWU is set, the receiver-related status flags (RDRF, IDLE, OR, NF, FE, and PF) are inhibited (cannot be set). Although RWU can be cleared by a software write to SCCR2, to do so would be unusual. Normally RWU is set by software and is cleared automatically with hardware. Whenever a new message begins, logic alerts the dormant receivers to wake up and evaluate the initial character of the new message.

Two methods of wake-up are available: idle-line wake-up and address mark wake-up. During idle-line wake-up, a dormant receiver activates as soon as the RXD line becomes idle. In the address mark wake-up, logic one in the most significant bit (MSB) of a character activates all sleeping receivers. To use either receiver wake-up method, establish a software addressing scheme to allow the transmitting devices to direct messages to individual receivers or to groups of receivers. This addressing scheme can take any form as long as all transmitting and receiving devices are programmed to understand the same scheme.

# 7.4.1 Idle-line wake-up

Clearing the WAKE bit in SCCR1 register enables idle-line wake-up mode. In idle-line wake-up mode, all receivers are active (RWU bit in SCCR2 = 0) when each message begins. The first frames of each message are addressing frames. Each receiver in the system evaluates the addressing frames of a message to determine if the message is intended for that receiver. When a receiver finds that the message is not intended for it, it sets the RWU bit. Once set, the RWU control bit disables all but the necessary receivers for the remainder of the message, thus reducing software overhead for the remainder of that message. As soon as an idle line is detected by receiver logic, hardware automatically clears the RWU bit so that the first frames of the next message can be evaluated by all receivers in the system. This type of receiver wake-up requires a minimum of one idle frame time between messages, and no idle time between frames within a message.

### 7.4.2 Address-mark wake-up

Setting the WAKE bit in SCCR1 register enables address-mark wake-up mode. The address-mark wake-up method uses the MSB of each frame to differentiate between address information (MSB = 1) and actual message data (MSB = 0). All frames consist of seven information bits (eight bits if M bit in SCCR1 = 1) and an MSB which, when set to one, indicates an address frame. The first frames of each message are addressing frames. Receiver logic evaluates these marked frames to determine the receivers for which that message is intended. When a receiver finds that the message is not intended for it, it sets the RWU bit. Once set, the RWU control bit disables all but the necessary receivers for the remainder of the message, thus reducing software overhead

and

for the remainder of that message. When the next message begins, its first frame will have the MSB set which will automatically clear the RWU bit and indicate that this is an addressing frame. This frame is always the first frame received after wake-up because the RWU bit is cleared before the stop bit for the first frame is received. This method of wake-up allows messages to include idle times, however, there is a loss in efficiency due to the extra bit time required for the address bit in each frame.

# 7.5 SCI error detection

Four error conditions can occur during SCI operation. These error conditions are: serial data register overrun, received bit noise, framing, and parity error. Four bits (OR, NF, FE, and PF) in serial communications status register 1 (SCSR1) indicate if one of these error conditions exists.

The overrun error (OR) bit is set when the next byte is ready to be transferred from the receive shift register to the serial data registers (SCDRH/SCDRL) and the registers are already full (RDRF bit is set). When an overrun error occurs, the data that caused the overrun is lost and the data that was already in serial data registers is not disturbed. The OR is cleared when the SCSR is read (with OR set), followed by a read of the SCI data registers.

The noise flag (NF) bit is set if there is noise on any of the received bits, including the start and stop bits. The NF bit is not set until the RDRF flag is set. The NF bit is cleared when the SCSR is read (with FE equal to one) followed by a read of the SCI data registers.

When no stop bit is detected in the received data character, the framing error (FE) bit is set. FE is set at the same time as the RDRF. If the byte received causes both framing and overrun errors, the processor only recognizes the overrun error. The framing error flag inhibits further transfer of data into the SCI data registers until it is cleared. The FE bit is cleared when the SCSR is read (with FE equal to one) followed by a read of the SCI data registers.

The parity error flag (PF) is set if received data has incorrect parity. The flag is cleared by a read of SCSR1 with PE set, followed by a read of SCDR.

# 7.6 SCI registers

There are eight addressable registers in the SCI. SCBDH, SCBDL, SCCR1, and SCCR2 are control registers. The contents of these registers control functions and indicate conditions within the SCI. The status registers SCSR1 and SCSR2 contain bits that indicate certain conditions within the SCI. SCDRH and SCDRL are SCI data registers. These double buffered registers are used for the transmission and reception of data, and are used to form the 9-bit data word for the SCI. If the SCI is being used with 7 or 8-bit data, only SCDRL needs to be accessed. Note that if 9-bit data format is used, the upper register should be written first to ensure that it is transferred to the transmitter shift register with the lower register.

# 7.6.1 SCBDH, SCBDL — SCI baud rate control registers

|                            | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|----------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| SCI baud rate high (SCBDH) | \$0070  | BTST  | BSPL  | BRST  | SBR12 | SBR11 | SBR10 | SBR9  | SBR8  | 0000 0000         |
| SCI baud rate low (SCBDL)  | \$0071  | SBR7  | SBR6  | SBR5  | SBR4  | SBR3  | SBR2  | SBR1  | SBR0  | 0000 0100         |

<u>.</u>....

The contents of this register determine the baud rate of the SCI.

### BTST — Baud register test (Test mode only)

### BSPL — Baud rate counter split (Test mode only)

### BRST — Baud rate reset (Test mode only)

SBR[12:0] - SCI baud rate selects

Use the following formula to calculate SCI baud rate. Refer to the table of baud rate control values for example rates:

SCI baud rate = 
$$\frac{ST4XCK}{16 \times (2BR)}$$

where the baud rate control value (BR) is the contents of SCBDH/L (BR = 1, 2, 3,... 8191).

For example, to obtain a baud rate of 1200 with a ST4XCK frequency of 12MHz, the baud register (SCBDH/L) should contain \$0138 (see Table 7-1).

The clock rate generator is disabled if BR = 0, or if neither the receiver nor transmitter is enabled (both RE and TE in SCCR2 are cleared).

Writes to the baud rate registers will only be successful if the last (or only) byte written is SCBDL. The use of an STD instruction is recommended as it guarantees that the bytes are written in the correct order.

*Note:* ST4XCK may be the output of the PLL circuit or it may be the EXTAL input of the MCU (see Section 2.5 and Figure 10-1).

| Target |           |                                         | ST4XCK f | requency  |           |           |  |
|--------|-----------|-----------------------------------------|----------|-----------|-----------|-----------|--|
| baud   | 8 N       | 1Hz                                     | 12       | MHz       | 16        | ИHz       |  |
| rate   | Dec value | Dec value Hex value Dec value Hex value |          | Hex value | Dec value | Hex value |  |
| 110    | 2272      | \$08E0                                  | 3409     | \$0D51    | 4545      | \$11C1    |  |
| 150    | 1666      | \$0682                                  | 2500     | \$09C4    | 3333      | \$0D05    |  |
| 300    | 833       | \$0341                                  | 1250     | \$04E2    | 1666      | \$0682    |  |
| 600    | 416       | \$01A0                                  | 625      | \$0271    | 833       | \$0341    |  |
| 1200   | 208       | \$00D0                                  | 312      | \$0138    | 416       | \$01A0    |  |
| 2400   | 104       | \$0068                                  | 156      | \$009C    | 208       | \$00D0    |  |
| 4800   | 52        | \$0034                                  | 78       | \$004E    | 104       | \$0068    |  |
| 9600   | 26        | \$001A                                  | 39       | \$0027    | 52        | \$0034    |  |
| 19200  | 13        | \$000D                                  | 20       | \$0014    | 26        | \$001A    |  |
| 38 400 |           |                                         |          |           | 13        | \$000D    |  |

### Table 7-1 Example SCI baud rate control values

### 7.6.2 SCCR1 — SCI control register 1

|                       | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| SCI control 1 (SCCR1) | \$0072  | LOOPS | WOMS  | 0     | М     | WAKE  | ILT   | PE    | PT    | 0000 0000         |

The SCCR1 register provides the control bits that determine word length and select the method used for the wake-up feature.

### LOOPS — SCI loop mode enable

- 1 (set) SCI transmit and receive are disconnected from TXD and RXD pins, and transmitter output is fed back into the receiver input.
- 0 (clear) SCI transmit and receive operate normally.

Both the transmitter and receiver must be enabled to use the LOOP mode. When the LOOP mode is enabled, the TXD pin is driven high (idle line state) if the transmitter is enabled.

### WOMS — Wired-OR mode for SCI pins (PD1, PD0)

- 1 (set) TXD and RXD are open drains if operating as outputs.
- 0 (clear) TXD and RXD operate normally.
- Bit 5 Not implemented; always reads zero

### M — Mode (select character format)

- 1 (set) Start bit, 9 data bits, 1 stop bit.
- 0 (clear) Start bit, 8 data bits, 1 stop bit.

#### WAKE — Wake-up by address mark/idle

- 1 (set) Wake-up by address mark (most significant data bit set).
- 0 (clear) Wake-up by IDLE line recognition.

#### ILT — Idle line type

- 1 (set) Long (SCI counts ones only after stop bit).
- 0 (clear) Short (SCI counts consecutive ones after start bit).

This bit determines which of two types of idle line detection method is used by the SCI receiver. In short mode the stop bit and any bits that were ones before the stop bit will be considered as part of that string of ones, possibly resulting in erroneous or premature detection of an idle line condition. In long mode the SCI system does not begin counting ones until a stop bit is received.

### PE — Parity enable

- 1 (set) Parity enabled.
- 0 (clear) Parity disabled.

#### PT — Parity type

- 1 (set) Parity odd (an odd number of ones causes parity bit to be zero, an even number of ones causes parity bit to be one).
- 0 (clear) Parity even (an even number of ones causes parity bit to be zero, an odd number of ones causes parity bit to be one).

### 7.6.3 SCCR2 — SCI control register 2

|                       | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|-----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| SCI control 2 (SCCR2) | \$0073  | TIE   | TCIE  | RIE   | ILIE  | TE    | RE    | RWU   | SBK   | 0000 0000 |

The SCCR2 register provides the control bits that enable or disable individual SCI functions.

#### TIE — Transmit interrupt enable

- 1 (set) SCI interrupt requested when TDRE status flag is set.
- 0 (clear) TDRE interrupts disabled.

#### TCIE — Transmit complete interrupt enable

- 1 (set) SCI interrupt requested when TC status flag is set.
- 0 (clear) TC interrupts disabled.

### **RIE** — Receiver interrupt enable

- 1 (set) SCI interrupt requested when RDRF flag or the OR status flag is set.
- 0 (clear) RDRF and OR interrupts disabled.

### ILIE — Idle line interrupt enable

- 1 (set) SCI interrupt requested when IDLE status flag is set.
- 0 (clear) IDLE interrupts disabled.

### TE — Transmitter enable

- 1 (set) Transmitter enabled.
- 0 (clear) Transmitter disabled.

### **RE** — Receiver enable

- 1 (set) Receiver enabled.
- 0 (clear) Receiver disabled.

### RWU — Receiver wake-up control

- 1 (set) Wake-up enabled and receiver interrupts inhibited.
- 0 (clear) Normal SCI receiver.

### SBK — Send break

- 1 (set) Break codes generated as long as SBK is set.
- 0 (clear) Break generator off.

# 7.6.4 SCSR1 — SCI status register 1

|                      | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| SCI status 1 (SCSR1) | \$0074  | TDRE  | TC    | RDRF  | IDLE  | OR    | NF    | FE    | PF    | 1100 0000 |

The bits in SCSR1 indicate certain conditions in the SCI hardware and are automatically cleared by special acknowledge sequences.

### TDRE — Transmit data register empty flag

1 (set) - SCDR empty.

0 (clear) - SCDR busy.

This flag is set when SCDR is empty. Clear the TDRE flag by reading SCSR1 with TDRE set and then writing to SCDR.

### TC — Transmit complete flag

1 (set) – Transmitter idle.

0 (clear) – Transmitter busy.

This flag is set when the transmitter is idle (no data, preamble, or break transmission in progress). Clear the TC flag by reading SCSR1 with TC set and then writing to SCDR.

### RDRF — Receive data register full flag

- 1 (set) SCDR full.
- 0 (clear) SCDR empty.

Once cleared, IDLE is not set again until the RXD line has been active and becomes idle again. RDRF is set if a received character is ready to be read from SCDR. Clear the RDRF flag by reading SCSR1 with RDRF set and then reading SCDR.

### IDLE — Idle line detected flag

- 1 (set) RXD line is idle.
- 0 (clear) RXD line is active.

This flag is set if the RXD line is idle. Once cleared, IDLE is not set again until the RXD line has been active and becomes idle again. The IDLE flag is inhibited when RWU = 1. Clear IDLE by reading SCSR1 with IDLE set and then reading SCDR.

<u>.</u>....

### OR — Overrun error flag

1 (set) – Overrun detected.

0 (clear) – No overrun.

OR is set if a new character is received before a previously received character is read from SCDR. Clear the OR flag by reading SCSR1 with OR set and then reading SCDR.

NF - Noise error flag

1 (set) – Noise detected.

0 (clear) - Unanimous decision.

NF is set if the majority sample logic detects anything other than a unanimous decision. Clear NF by reading SCSR1 with NF set and then reading SCDR.

### FE — Framing error

1 (set) - Zero detected.

0 (clear) - Stop bit detected.

FE is set when a zero is detected where a stop bit was expected. Clear the FE flag by reading SCSR1 with FE set and then reading SCDR.

### PF — Parity error flag

1 (set) – Incorrect parity detected.

0 (clear) - Parity correct.

PF is set if received data has incorrect parity. Clear PF by reading SCSR1 with PE set and then reading SCDR.

#### 7.6.5 SCSR2 — SCI status register 2

|                      | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| SCI status 2 (SCSR2) | \$0075  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | RAF   | 0000 0000 |

In the SCSR2 only bit 0 is used, to indicate receiver active. The other seven bits always read zero.

Bits [7:1] — Not implemented; always read zero

### RAF — Receiver active flag (read only)

- 1 (set) A character is being received.
- 0 (clear) A character is not being received.

#### 7.6.6 SCDRH, SCDRL — SCI data high/low registers

|                       | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| SCI data high (SCDRH) | \$0076  | R8    | T8    | 0     | 0     | 0     | 0     | 0     | 0     | undefined         |
| SCI data low (SCDRL)  | \$0077  | R7T7  | R6T6  | R5T5  | R4T4  | R3T3  | R2T2  | R1T1  | R0T0  | undefined         |

SCDRH/SCDRL is a parallel register that performs two functions. It is the receive data register when it is read, and the transmit data register when it is written. Reads access the receive data buffer and writes access the transmit data buffer. Data received or transmitted is double buffered.

If the SCI is being used with 7 or 8-bit data, only SCDRL needs to be accessed. Note that if 9-bit data format is used, the upper register should be written first to ensure that it is transferred to the transmitter shift register with the lower register.

### R8 — Receiver bit 8

Ninth serial data bit received when SCI is configured for a nine data bit operation

### T8 — Transmitter bit 8

Ninth serial data bit transmitted when SCI is configured for a nine data bit operation

Bits [5:0] — Not implemented; always read zero

### R/T[7:0] — Receiver/transmitter data bits [7:0]

SCI data is double buffered in both directions.

<u>.</u>....

# 7.7 Status flags and interrupts

The SCI transmitter has two status flags. These status flags can be read by software (polled) to tell when certain conditions exist. Alternatively, a local interrupt enable bit can be set to enable each of these status conditions to generate interrupt requests. Status flags are automatically set by hardware logic conditions, but must be cleared by software. This provides an interlock mechanism that enables logic to know when software has noticed the status indication. The software clearing sequence for these flags is automatic — functions that are normally performed in response to the status flags also satisfy the conditions of the clearing sequence.

TDRE and TC flags are normally set when the transmitter is first enabled (TE set to one). The TDRE flag indicates there is room in the transmit queue to store another data character in the transmit data register. The TIE bit is the local interrupt mask for TDRE. When TIE is zero, TDRE must be polled. When TIE and TDRE are one, an interrupt is requested.

The TC flag indicates the transmitter has completed the queue. The TCIE bit is the local interrupt mask for TC. When TCIE is zero, TC must be polled; when TCIE is one and TC is one, an interrupt is requested.

Writing a zero to TE requests that the transmitter stop when it can. The transmitter completes any transmission in progress before shutting down. Only an MCU reset can cause the transmitter to stop and shut down immediately. If TE is cleared when the transmitter is already idle, the pin reverts to its general purpose I/O function (synchronized to the bit-rate clock). If anything is being transmitted when TE is cleared, that character is completed before the pin reverts to general purpose I/O, but any other characters waiting in the transmit queue are lost. The TC and TDRE flags are set at the completion of this last character, even though TE has been disabled.

## 7.7.1 Receiver flags

The SCI receiver has seven status flags, three of which can generate interrupt requests. The status flags are set by the SCI logic in response to specific conditions in the receiver. These flags can be read (polled) at any time by software. Refer to Figure 7-3, which shows SCI interrupt arbitration.

When an overrun takes place, the new character is lost, and the character that was in its way in the parallel receive data register (RDR) is undisturbed. RDRF is set when a character has been received and transferred into the parallel RDR. The OR flag is set instead of RDRF if overrun occurs. A new character is ready to be transferred into the RDR before a previous character is read from the RDR.

The NF, FE and PF flags provide additional information about the character in the RDR, but do not generate interrupt requests.

The receiver active flag (RAF) indicates that the receiver is busy.

The last receiver status flag and interrupt source come from the IDLE flag. The RXD line is idle if it has constantly been at logic one for a full character time. The IDLE flag is set only after the RXD line has been busy and becomes idle. This prevents repeated interrupts for the time RXD remains idle.



Figure 7-3 Interrupt source resolution within SCI

# **8** I<sup>2</sup>C BUS<sup>†</sup>

The  $I^2C$  bus is a two wire, bidirectional serial bus that provides a simple, efficient way to exchange data between devices. Being a two-wire device, the  $I^2C$  bus minimizes the need for large numbers of connections between devices, and eliminates the need for an address decoder.

This interface is suitable for applications involving frequent communications between a number of devices over short distances. The number of devices connected to the  $^{2}$ C bus is limited only by a maximum bus capacitance of 400pF; it has a maximum data rate of 100 kbits per second.

The  $I^2C$  bus system is a true multi-master bus including collision detection and arbitration to prevent data corruption if two or more masters intend to control the bus simultaneously. This feature provides the capability for complex applications with multi-processor control.

The system shares I/O either with two of port E's pins, or with two of port D's pins, depending on the state of the MBSP bit in the CONFIG register:

| MBSP | I <sup>2</sup> C bus function | Pin |
|------|-------------------------------|-----|
| 1    | SCL                           | PD4 |
| 1    | SDA                           | PD3 |
| 0    | SCL                           | PE7 |
| 0    | SDA                           | PE6 |

The MEN bit in the  $I^2C$  bus control register (MCR) enables the  $I^2C$  function.

<sup>†</sup> I<sup>2</sup>C bus is a proprietary Philips interface bus.

# 8.1 I<sup>2</sup>C bus features

- Multi-master operation
- Software-programmable for one of 32 different serial clock frequencies
- Software-selectable acknowledge bit
- Interrupt-driven byte-by-byte data transfer
- · Arbitration-lost-driven interrupt with automatic switching from master to slave mode
- · Calling address identification interrupt
- Generates/detects the START or STOP signal
- Repeated START signal generation
- · Generates/recognizes the acknowledge bit
- Bus busy detection

# 8.2 I<sup>2</sup>C bus system configuration

The I<sup>2</sup>C bus system uses a serial data line and a serial clock line for the transfer of data. All the devices connected to the I<sup>2</sup>C bus must have open drain or open collector outputs; a logic 'AND' function is used on both lines with two pull-up resistors. Although the I<sup>2</sup>C bus operates in an open-drain configuration, the port D drivers are implemented but in the off state (MBSP = 1). This means that it is not possible to bring the SCL or SDA lines more than 0.5V above the V<sub>DD</sub> level due to intrinsic on-chip diodes. When MBSP = 0, this restriction does not apply to port E (however, maximum ratings restrictions do apply).

# 8.3 I<sup>2</sup>C bus protocol

A standard communication is normally composed of four parts: START signal, slave address transmission, data transfer, and STOP signal. These signals are described in the following sections and illustrated in Figure 8-1.



**Figure 8-1** I<sup>2</sup>C bus transmission signal diagrams

# 8.3.1 START signal

When the bus is free (no master device engaging the bus; SCL and SDA lines are at a logic high), a master may initiate communication by sending a START signal, which is defined as being a high to low transition of SDA with SCL high. This signal denotes the beginning of a new data transfer (each data transfer may contain several bytes of data), and wakes up all slaves.

### 8.3.2 Transmission of the slave address

The first byte of data transferred after the START signal is the slave address transmitted by the master. This address is seven bits long, followed by a R/W bit which tells the slave the desired direction of transfer of all the following bytes (until a STOP or repeated START signal).

## 8.3.3 Data transfer

Once successful slave addressing has been achieved, the data transfer can proceed byte by byte, in the direction that was specified by the R/W bit.

Data can be changed only when SCL is low, and must be held stable while SCL is high. The MSB is transmitted first. Each data byte is eight bits long, and there is one clock pulse on SCL for each data bit. Every byte of data has to be followed by an acknowledge bit, which the receiving device signals by pulling SDA low at the ninth clock. Therefore, one complete data byte transfer needs nine clock pulses.

If the slave receiver does not acknowledge the master, then the SDA line is left high by the slave. The master can then generate a STOP signal to abort the data transfer or a START signal to commence a new calling (called a repeated start).

If the master receiver does not acknowledge the slave transmitter after one byte of transmission, it means 'end of data' to the slave, which then releases the SDA line so that the master can generate the STOP or START signal.

# 8.3.4 STOP signal

The master can terminate the communication by generating a STOP signal to free the bus. A STOP signal is defined as a low to high transition of SDA while SCL is high (see Figure 8-1).

# 8.3.5 Repeated START signal

A 'repeated START' signal generates a START signal without first generating a STOP signal to terminate the communication. This is used by the master to communicate with another slave, or with the same slave in a different mode (transmit/receive mode), without releasing the bus.

# 8.3.6 Arbitration procedure

The  $l^2C$  bus is a true multi-master system that allows more than one master to be connected to it. If two or more masters try to control the bus at the same time, a clock synchronization procedure determines the bus clock, for which the low period is equal to the longest clock low period and the high period is equal to the shortest clock high period among the masters. A data arbitration procedure determines the relative priority of the contending masters; a master loses arbitration if it transmits logic 1 while another transmits logic 0. The losing master or masters then immediately switch over to slave receive mode and stop all data and clock outputs. The transition from master to slave mode does not generate a STOP condition in this case. At this point, the MAL bit in the  $l^2C$  bus status register (MSR) is set by hardware to indicate loss of arbitration.



## 8.3.7 Clock synchronization

Figure 8-2 Clock synchronization

Since wired-AND logic is performed on the SCL line, a high to low transition on SCL affects all the devices connected on the bus. The devices start counting their low period and once a device's clock has gone low, it holds the SCL line low until the clock high state is reached. However, the change of low to high in this device clock may not change the state of the SCL line if another device

clock is still within its low period. Therefore, synchronized clock SCL is held low by the device with the longest low period. Devices with shorter low periods enter a high wait state during this time (see Figure 8-2). When all devices concerned have counted off their low period, the SCL line is released and pulled high. There is then no difference between the device clocks and the state of the SCL line, and all of them start counting their high periods. The first device to complete its high period pulls the SCL line low again.

# 8.3.8 Handshaking

The clock synchronization mechanism can be used as a handshake in data transfer. The slave device may hold SCL low after the completion of one byte of data transfer (nine bits). In such cases, it halts the bus clock and forces the master clock in a wait state until the slave releases the SCL line.

## 8.4 Registers

# 8.4.1 CONFIG — System configuration register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Configuration control (CONFIG) | \$003F  | ROMAD | MBSP  | CLK4X | PAREN | NOSEC | NOCOP | ROMON | EEON  | XXXX XXXX         |

The MBSP bit in this register configures the  $I^2C$  bus system; refer to Section 4.3.2.1 for details of the other bits.

CONFIG is made up of EEPROM cells and static working latches. The operation of the MCU is controlled directly by these latches and not the EEPROM byte. When programming the CONFIG register, the EEPROM byte is accessed. When the CONFIG register is read, the static latches are accessed.

These bits can be read at any time. The value read is the one latched into the register from the EEPROM cells during the last reset sequence. A new value programmed into this register is not readable until after a subsequent reset sequence.

Bits in CONFIG can be written at any time if SMOD = 1 (bootstrap or special test mode). If SMOD = 0 (single chip or expanded mode), they can only be written using the EEPROM programming sequence, and are neither readable nor active until latched via the next reset.

### MBSP — Synchronous serial interface select

- 1 (set) SPI is disabled. The  $l^2C$  bus, if enabled, uses port D[4, 3] pins.
- 0 (clear) If enabled, the  $l^2C$  bus uses port E[7, 6] pins.

When MBSP is cleared, and the I<sup>2</sup>C bus is enabled, A/D channels are not available on port E[7, 6] pins.
## 8.4.2 MADR — $I^2C$ bus address register

|                                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| I <sup>2</sup> C bus address (MADR) | \$0040  | MADR7 | MADR6 | MADR5 | MADR4 | MADR3 | MADR2 | MADR1 | 0     | 0000 0000         |

#### MADR [7:1] — Slave address bits

These bits define the slave address of the  $l^2C$  bus, and are used in slave mode in conjunction with the MAAS bit in the MSR register (see Section 8.4.5). These bits can be read and written at any time.

Bit 0 — not implemented; always reads zero

## 8.4.3 MFDR — $I^2C$ bus frequency divider register

|                                               | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| I <sup>2</sup> C bus frequency divider (MFDR) | \$0041  | 0     | 0     | 0     | MBC4  | MBC3  | MBC2  | MBC1  | MBC0  | 0000 0000         |

#### MBC[4:0] — Clock rate select bits

These bits can be read and written at any time.

The serial bit clock frequency is equal to the E clock divided by the value shown in Table 8-1. For a 2MHz E clock, the serial bit clock frequency of the  $l^2$ C bus ranges from 460Hz to 90909Hz.

| MCB[4:0] | Divide E<br>clock by |
|----------|----------------------|----------|----------------------|----------|----------------------|----------|----------------------|
| 00000    | 22                   | 01000    | 88                   | 10000    | 352                  | 11000    | 1408                 |
| 00001    | 24                   | 01001    | 96                   | 10001    | 384                  | 11001    | 1536                 |
| 00010    | 28                   | 01010    | 112                  | 10010    | 448                  | 11010    | 1792                 |
| 00011    | 34                   | 01011    | 136                  | 10011    | 544                  | 11011    | 2176                 |
| 00100    | 44                   | 01100    | 176                  | 10100    | 704                  | 11100    | 2816                 |
| 00101    | 48                   | 01101    | 192                  | 10101    | 768                  | 11101    | 3072                 |
| 00110    | 56                   | 01110    | 224                  | 10110    | 896                  | 11110    | 3584                 |
| 00111    | 68                   | 01111    | 272                  | 10111    | 1088                 | 11111    | 4352                 |

|  | Table | 8-1 | I <sup>2</sup> C bus | prescaler |
|--|-------|-----|----------------------|-----------|
|--|-------|-----|----------------------|-----------|

Bits [7:5] — not implemented; always read zero

## 8.4.4 MCR — $I^2C$ bus control register

|                                    | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| I <sup>2</sup> C bus control (MCR) | \$0042  | MEN   | MIEN  | MSTA  | MTX   | TXAK  | 0     | 0     | 0     | 0000 0000         |

These bits can be read and written at any time.

#### $MEN - I^2C$ bus enable

- 1 (set) I<sup>2</sup>C bus interface system is enabled.
- 0 (clear) I<sup>2</sup>C bus interface system is disabled and reset.

This bit must be set before any of the other bits in MCR can be set.

*Note:* When MEN is set and MBSP (in CONFIG) is clear, the  $l^2C$  bus uses port E pins [7, 6]. When MEN and MBSP are both set, the  $l^2C$  bus uses port D pins [4, 3]. See Section 4.

#### MIEN — I<sup>2</sup>C bus interrupt enable

- 1 (set) I<sup>2</sup>C bus interrupt is requested when MIF is set.
- 0 (clear) I<sup>2</sup>C bus interrupt is disabled.

#### MSTA — Master/slave mode select

- 1 (set) Master mode; send START signal when set.
- 0 (clear) Slave mode; send STOP signal when cleared.

This bit is cleared on reset. When MSTA is changed from 0 to a 1, a START signal is generated on the bus and the master mode is selected. When this bit changes from a 1 to a 0, a STOP signal is generated and the slave mode is selected. In master mode, clearing MSTA and then immediately setting it generates a repeated START signal without generating a STOP signal (see Figure 8-1).

#### MTX — Transmit/receive mode select

- 1 (set) Transmit mode.
- 0 (clear) Receive mode.

#### TXAK — Transmit acknowledge bit

- 1 (set) No acknowledge signal response.
- 0 (clear) An acknowledge signal will be sent to the bus at the ninth clock bit after receiving one byte of data.

This bit only has meaning in master receive mode.

Bits [2:0] - not implemented; always read zero.

## 8.4.5 MSR — I<sup>2</sup>C bus status register

|                                   | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| I <sup>2</sup> C bus status (MSR) | \$0043  | MCF   | MAAS  | MBB   | MAL   | 0     | SRW   | MIF   | RXAK  | 1000 0001         |

Bits in this register can be read at any time; Bits 4 and 1 can be cleared, but otherwise, writing to these bits has no effect.

#### MCF — Data transferring

- 1 (set) Data transmit complete.
- 0 (clear) Data is being transferred.

### MAAS — $I^2C$ bus addressed as a slave

- 1 (set) I<sup>2</sup>C bus is addressed as a slave.
- 0 (clear) I<sup>2</sup>C bus is not addressed.

This bit is set when the address of the  $l^2C$  bus (specified in MADR) matches the calling address. An interrupt is generated providing the MIEN bit in the MCR register is set; the CPU then selects its transmit/receive mode according to the state of the SRW bit.

Writing to the MCR register clears this bit.

#### MBB — Bus busy

- 1 (set) Bus is busy.
- 0 (clear) Bus is idle.

This bit indicates the status of the bus. When a START signal is detected, MBB is set. When a STOP signal is detected, MBB is cleared.

#### MAL — Arbitration lost

- 1 (set) Arbitration lost.
- 0 (clear) Default state.

MAL is set by hardware when the arbitration procedure is lost during a master transmission mode. This bit must be cleared by software.

Bit 3 — Not implemented; always reads zero.

#### SRW — Read/write command

1 (set) – R/W command bit is set (read).

0 (clear) – R/W command bit is clear (write).

When MAAS is set, the R/W command bit of the calling address sent from a master is latched into this bit. On checking this bit, the CPU can select slave transmit/receive mode according to the command of the master.

#### MIF — I<sup>2</sup>C bus interrupt flag

- 1 (set) An  $I^2C$  bus interrupt is pending.
- 0 (clear) No  $I^2C$  bus interrupt is pending.

When this bit is set, an I<sup>2</sup>C bus interrupt is generated provided the MIEN bit in the MCR register is set. MIF is set when one of the following events occurs:

- 1) The transfer of one byte of data is complete; MIF is set at the falling edge of the ninth clock after the byte has been received.
- A calling address is received which matches the address of the <sup>2</sup>C bus in slave receive mode.
- 3) Arbitration is lost.

MIF must be cleared by software in the interrupt routine.

#### RXAK — Received acknowledge bit

- 1 (set) No acknowledge signal has been detected at the ninth clock after the transmission of a byte of data.
- 0 (clear) An acknowledge bit has been received at the ninth clock after the transmission of a byte of data.

## 8.4.6 MDR — $I^2C$ bus data register

|                                 | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| I <sup>2</sup> C bus data (MDR) | \$0044  | TRXD7 | TRXD6 | TRXD5 | TRXD4 | TRXD3 | TRXD2 | TRXD1 | TRXD0 | undefined         |

These bits can be read and written at any time.

In master transmit mode, a write to this register will cause the data in it to be sent to the bus automatically, MSB first. In master receive mode, a read of this register initiates the transfer of the next incoming byte of data into the register. See Figure 8-3.

In slave transmit mode, the SCL line is forced low until data is written into this register, to prevent transmission. Similarly, in slave receive mode, the data bus must be read before a transmission can occur. Refer to Figure 8-4.

## 8.5 **Programming considerations**

## 8.5.1 Initialization

After a reset, the  $I^2C$  bus control register (MCR) is in a default state. Before the  $I^2C$  bus can be used, it must be initialized as follows:

- 1) Configure the frequency divider register for the desired SCL frequency.
- Configure the I<sup>2</sup>C bus address register (MADR) to define the slave address of the I<sup>2</sup>C bus.
- 3) Set the MEN bit in the I<sup>2</sup>C bus control register (MCR) to enable the I<sup>2</sup>C system.
- 4) Configure the other bits in the MCR register.

## 8.5.2 START signal and the first byte of data

After the initialization procedure has been completed, serial data can be transmitted by selecting the 'master transmitter' mode. If the device is connected to a multi-master bus system, the state of the  $I^2C$  bus busy bit (MBB) must be tested to check whether the serial bus is free. If the bus is free (MBB = 0), the START condition and the first byte (the slave address) can be sent. An example of a program that does this is shown below:

|         | SEI   |                  | ;DISABLE INTERRUPT               |
|---------|-------|------------------|----------------------------------|
| CHFLAG  | BRSET | MSR #\$20 CHFLAG | ;CHECK THE MBB BIT OF THE STATUS |
|         |       |                  | ;REGISTER. IF IT IS SET, WAIT    |
|         |       |                  | ;UNTIL IT IS CLEAR.              |
| TXSTART | BSET  | MCR #\$10        | ;SET TRANSMIT MODE               |
|         | BSET  | MCR #\$20        | ;SET TRANSMIT MODE               |
|         |       |                  | ;i.e. GENERATE START CONDITION   |
|         | LDAA  | CALLING          | ;GET THE CALLING ADDRESS         |
|         | STAA  | MDR              | ;TRANSMIT THE CALLING ADDRESS    |
|         | CLI   |                  | ;ENABLE INTERRUPT                |

## 8.5.3 Software response

The transmission or reception of a byte sets the 'data transferring' bit, MCF, which indicates that one byte of communication is finished. Also, the  $l^2$ C bus interrupt bit, MIF, is set to generate an  $l^2$ C bus interrupt (if MIEN is set). Figure 8-3 and Figure 8-4 show an example of a typical  $l^2$ C bus interrupt routine. In the interrupt routine, the first step is for software to clear the MIF bit. The MCF bit can be cleared by reading from the  $l^2$ C bus data I/O register (MDR) in receive mode, or by writing to MDR in transmit mode. Software may service the  $l^2$ C bus I/O in the main program by monitoring the MIF bit if the interrupt function is disabled. The following is an example of a software response by a 'master transmitter' in the interrupt routine:

| ISR      | BCLR  | MSR #\$02         | CLEAR THE MIF FLAG              |
|----------|-------|-------------------|---------------------------------|
|          | BRCLR | MCR #\$20 SLAVE   | ;CHECK THE MSTA FLAG            |
|          |       |                   | ; BRANCH IF SLAVE MODE          |
|          | BRCLR | MCR #\$10 RECEIVE | ;CHECK THE MODE FLAG            |
|          | BRSET | MSR #\$01 END     | ;CHECK ACKNOWLEDGEMENT FROM     |
|          |       |                   | ;RECEIVER                       |
|          |       |                   | ; IF NO ACKNOWLEDGEMENT, END OF |
|          |       |                   | ;TRANSMISSION                   |
| TRANSMIT | LDAA  | DATABUF           | ;GET THE NEXT BYTE OF DATA      |

## 8.5.4 Generation of a STOP signal

A data transfer ends with a STOP signal generated by the master device. A master transmitter can simply generate a STOP signal after all the data has been transmitted; for example:

| MASTX  | BRSET | MSR #\$01 END | ; IF NO ACKNOWLEDGEMENT,         |
|--------|-------|---------------|----------------------------------|
|        |       |               | ; BRANCH TO END                  |
|        | LDAA  | TXCNT         | ;GET VALUE FROM THE              |
|        |       |               | ;TRANSMITTING COUNTER            |
|        | BEQ   | END           | ; IF NO MORE DATA, BRANCH TO END |
|        | LDAA  | DATABUF       | ;GET NEXT BYTE OF DATA           |
|        | STAA  | MDR           | ;TRANSMIT THE DATA               |
|        | DEC   | TXCNT         | ;DECREASE THE TXCNT              |
|        | BRA   | EMASTX        | ;EXIT                            |
| END    | BCLR  | MCR #\$20     | GENERATE A STOP CONDITION        |
| EMASTX | RTI   |               | RETURN FROM INTERRUPT            |

If a master receiver wants to terminate a data transfer, it must inform the slave transmitter by not acknowledging the last byte of data. This can be done by setting the transmit acknowledge bit (TXAK) before reading the second last byte of data. Before reading the last byte of data, a STOP signal must be generated first. The following is an example showing how a STOP signal is generated by a master receiver.

| MASR   | DEC  | RXCNT     |                                 |
|--------|------|-----------|---------------------------------|
|        | BEQ  | ENMASR    | ;LAST BYTE TO BE READ           |
|        | LDAA | RXCNT     |                                 |
|        | DECA |           | ;CHECK SECOND LAST BYTE TO BE   |
|        |      |           | ;READ                           |
|        | BNE  | NXMAR     | ;NOT LAST ONE OR SECOND LAST    |
| LAMAR  | BSET | MCR #\$08 | ;SECOND LAST, DISABLE           |
|        |      |           | ;ACKNOWLEDGEMENT TRANSMITTING   |
|        | BRA  | NXMAR     | ;NXMAR                          |
| ENMASR | BCLR | MCR #\$20 | ;LAST ONE, GENERATE STOP SIGNAL |
| NXMAR  | LDAA | MDR       | ;READ DATA AND STORE            |
|        | STAA | RXBUF     |                                 |
|        | RTI  |           |                                 |

## 8.5.5 Generation of a repeated START signal

At the end of the data transfer, if the master still wants to communicate on the bus, it can generate another START signal, followed by another slave address, without first generating a STOP signal. For example:

| RESTART | BCLR | MCR #\$20 | ;ANOTHER START (RESTART) IS   |
|---------|------|-----------|-------------------------------|
|         |      |           | ;GENERATED BY THESE TWO       |
|         | BSET | MCR #\$20 | ;CONSECUTIVE INSTRUCTIONS     |
|         | LDAA | CALLING   | ;GET THE CALLING ADDRESS      |
|         | STAA | MDR       | ;TRANSMIT THE CALLING ADDRESS |
|         |      |           |                               |

## 8.5.6 Slave mode

In the slave interrupt service routine, the MAAS bit should be tested to check if a calling of its own address has just been received. If MAAS is set, software should set the transmit/receive mode select bit (MTX) according to the R/W command bit, SRW. Writing to the MCR clears the MAAS bit automatically. A data transfer may then be initiated by writing to MDR or by performing a dummy read from MDR.

In slave transmitter routine, the received acknowledge bit (RXAK) must be tested before transmitting the next byte of data. If RXAK is set, this means an 'end of data' signal from the master receiver, which must then switch from transmitter mode to receiver mode by software. This is followed by a dummy read, which releases the SCL line so that the master can generate a STOP signal.

## 8.5.7 Arbitration lost

Only one master can engage the device at one time. Those devices wishing to engage the bus, but having lost arbitration, are immediately switched to slave receive mode by hardware. Their data output to the SDA line is stopped, but the internal transmitting clock is still generated until the end of the byte during which arbitration was lost. An interrupt occurs at the falling edge of the ninth clock of this transfer with MAL = 1 and MSTA = 0. If one master attempts to start transmission while the bus is being engaged by another master, the hardware inhibits the transmission; the MSTA bit is cleared without generating a STOP condition, an interrupt is generated, and MAL is set to indicate that the attempt to engage the bus has failed. In these cases, the slave interrupt service routine should test MAL first; if MAL is set, it should be cleared by software.

## 8.5.8 Operation during STOP and WAIT modes

During STOP mode, the  $I^2C$  bus is disabled.

During WAIT mode, the I<sup>2</sup>C bus is idle, but 'wakes up' when it receives a valid start condition in slave mode. If the interrupt is enabled, the CPU comes out of WAIT mode after the end of a byte of transmission.









I<sup>2</sup>C BUS

## **9** SERIAL PERIPHERAL INTERFACE

The serial peripheral interface (SPI), an independent serial communications subsystem, allows the MCU to communicate synchronously with peripheral devices, such as transistor-transistor logic (TTL) shift registers, liquid crystal (LCD) display drivers, analog-to-digital converter subsystems, and other microprocessors. The SPI is also capable of inter-processor communication in a multiple master system. The SPI system can be configured as either a master or a slave device, with data rates as high as one half of the E clock rate when configured as a master and as fast as the E clock rate when configured as a slave.

The SPI shares I/O with four of port D's pins and is enabled by SPE in the SPCR.

| Pin | Alternative function |
|-----|----------------------|
| PD2 | MISO                 |
| PD3 | MOSI / SDA           |
| PD4 | SCK / SCL            |
| PD5 | SS                   |

*Note:* If the MBSP bit in CONFIG is set, then the SPI is disabled and the <sup>2</sup>C bus system, if enabled, uses port D pins [4,3]. See Section 8.

## 9.1 Functional description

The central element in the SPI system is the block containing the shift register and the read data buffer (see Figure 9-1). The system is single buffered in the transmit direction and double buffered in the receive direction. This means that new data for transmission cannot be written to the shifter until the previous transfer is complete; however, received data is transferred into a parallel read data buffer so the shifter is free to accept a second serial character. As long as the first character is read out of the read data buffer before the next serial character is ready to be transferred, no overrun condition occurs. A single MCU register address is used for reading data from the read data buffer and for writing data to the shifter.

The SPI status block represents the SPI status functions (transfer complete, write collision, and mode fault) performed by the serial peripheral status register (SPSR). The SPI control block represents those functions that control the SPI system through the serial peripheral control register (SPCR).

#### SERIAL PERIPHERAL INTERFACE

## 9.2 SPI transfer formats

During an SPI transfer, data is simultaneously transmitted and received. A serial clock line synchronizes shifting and sampling of the information on the two serial data lines. A slave select line allows individual selection of a slave SPI device; slave devices that are not selected do not interfere with SPI bus activities. On a master SPI device, the select line can optionally be used to indicate a multiple master bus contention. Refer to Figure 9-2.



Figure 9-1 SPI block diagram



Figure 9-2 SPI transfer format

## 9.2.1 Clock phase and polarity controls

Software can select one of four combinations of serial clock phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, which selects an active high or active low clock, and has no significant effect on the transfer format. The clock phase (CPHA) control bit selects one of two different transfer formats. The clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transfers to allow a master device to communicate with peripheral slaves having different requirements.

When CPHA equals zero, the  $\overline{SS}$  line must be deasserted and reasserted between each successive serial byte. Also, if the slave writes data to the SPI data register (SPDR) while  $\overline{SS}$  is low, a write collision error results.

When CPHA equals one, the  $\overline{SS}$  line can remain low between successive transfers.

## 9.3 SPI signals

The following paragraphs contain descriptions of the four SPI signals: master in slave out (MISO), master out slave in (MOSI), serial clock (SCK), and slave select (SS).

Any SPI output line must have its corresponding data direction bit in DDRD register set. If the DDR bit is clear, that line is disconnected from the SPI logic and becomes a general-purpose input. All SPI input lines are forced to act as inputs regardless of the state of the corresponding DDR bits in DDRD register.

## 9.3.1 Master in slave out

MISO is one of two unidirectional serial data signals. It is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected.

### 9.3.2 Master out slave in

The MOSI line is the second of the two unidirectional serial data signals. It is an output from a master device and an input to a slave device. The master device places data on the MOSI line a half-cycle before the clock edge that the slave device uses to latch the data.

### 9.3.3 Serial clock

SCK, an input to a slave device, is generated by the master device and synchronizes data movement in and out of the device through the MOSI and MISO lines. Master and slave devices are capable of exchanging a byte of information during a sequence of eight clock cycles.

There are four possible timing relationships that can be chosen by using control bits CPOL and CPHA in the serial peripheral control register (SPCR). Both master and slave devices must operate with the same timing. The SPI clock rate select bits of the master device, SPR[2:0], select the clock rate. SPR[1:0] are found in the SPCR register and SPR2 is in the OPT2 register. In a slave device, SPR[2:0] have no effect on the operation of the SPI.

### 9.3.4 Slave select

The slave select  $\overline{SS}$  input of a slave device must be externally asserted before a master device can exchange data with the slave device.  $\overline{SS}$  must be low before data transactions begin and must stay low for the duration of the transaction.

The  $\overline{SS}$  line of the master must be held high. If it goes low, a mode fault error flag (MODF) is set in the serial peripheral status register (SPSR). To disable the mode fault circuit, write a one in bit 5 of the port D data direction register. This sets the  $\overline{SS}$  pin to act as a general-purpose output, rather than a dedicated input to the slave select circuit, thus inhibiting the mode fault flag. The other three lines are dedicated to the SPI whenever the serial peripheral interface is on.

The state of the master and slave CPHA bits affects the operation of  $\overline{SS}$  CPHA settings should be identical for master and slave. When CPHA = 0, the shift clock is the OR of  $\overline{SS}$  with SCK. In this clock phase mode,  $\overline{SS}$  must go high between successive characters in an SPI message. When CPHA = 1,  $\overline{SS}$  can be left low between successive SPI characters. In cases where there is only one SPI slave MCU, its  $\overline{SS}$  line can be tied to V<sub>SS</sub> as long as only CPHA = 1 clock mode is used.

## 9.4 SPI system errors

Two kinds of system errors can be detected by the SPI system. The first type of error arises in a multiple-master system when more than one SPI device simultaneously tries to be a master. This error is called a mode fault. The second type of error, write collision, indicates that an attempt was made to write data to the SPDR while a transfer was in progress.

When the SPI system is configured as a master and the SS input line goes to active low, a mode fault error has occurred — usually because two devices have attempted to act as master at the same time. In the case where more than one device is concurrently configured as a master, there is a chance of contention between two pin drivers. For push-pull CMOS drivers, this contention can cause permanent damage. The mode fault detection circuitry attempts to protect the device by disabling the drivers. The MSTR control bit in the SPCR and all four DDRD control bits associated with the SPI are cleared and an interrupt is generated (subject to masking by the SPIE control bit and the I bit in the CCR).

Other precautions may need to be taken to prevent driver damage. If two devices are made masters at the same time, the mode fault detector does not help protect either one unless one of them selects the other as slave. The amount of damage possible depends on the length of time both devices attempt to act as master.

A write collision error occurs if the SPDR is written while a transfer is in progress. Because the SPDR is not double buffered in the transmit direction, writes to SPDR cause data to be written directly into the SPI shift register. Because this write corrupts any transfer in progress, a write collision error is generated. The transfer continues undisturbed, and the write data that caused the error is not written to the shifter.

A write collision is normally a slave error because a slave has no control over when a master initiates a transfer. A master knows when a transfer is in progress, so there is no reason for a master to generate a write-collision error, although the SPI logic can detect write collisions in both master and slave devices.

The SPI configuration determines the characteristics of a transfer in progress. For a master, a transfer begins when data is written to SPDR and ends when SPIF is set. For a slave with CPHA equal to zero, a transfer starts when  $\overline{SS}$  goes low and ends when  $\overline{SS}$  returns high. In this case, SPIF is set at the middle of the eighth SCK cycle when data is transferred from the shifter to the parallel data register, but the transfer is still in progress until  $\overline{SS}$  goes high. For a slave with CPHA equal to one, transfer begins when the SCK line goes to its active level, which is the edge at the beginning of the first SCK cycle. The transfer ends when SPIF is set, for a slave in which CPHA=1.

## 9.5 SPI registers

The three SPI registers, SPCR, SPSR, and SPDR, provide control, status, and data storage functions. Refer to the following information for a description of how these registers are organized.

## 9.5.1 SPCR — SPI control register

|                    | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|--------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| SPI control (SPCR) | \$0028  | SPIE  | SPE   | DWOM  | MSTR  | CPOL  | CPHA  | SPR1  | SPR0  | 0000 01uu |

This register can be read at any time. It can be written at any time except when the MBSP bit in the CONFIG register is set, upon which the SPCR bits are forced into their reset state and the SPI is disabled.

#### SPIE — Serial peripheral interrupt enable

- 1 (set) A hardware interrupt sequence is requested each time SPIF or MODF is set.
- 0 (clear) SPI interrupts are inhibited.

Set the SPIE bit to a one to request a hardware interrupt sequence each time the SPIF or MODF status flag is set. SPI interrupts are inhibited if this bit is clear or if the I bit in the condition code register is one.

#### SPE — Serial peripheral system enable

- 1 (set) Port D [5:2] is dedicated to the SPI.
- 0 (clear) Port D has its default I/O functions and the clock generator is stopped.

When the SPE bit is set, the port D pins 2, 3, 4, and 5 are dedicated to the SPI functions and lose their general purpose I/O functions. When the SPI system is enabled and expects any of PD[4:2] to be inputs then those pins will be inputs regardless of the state of the associated DDRD bits. If any of PD[4:2] are expected to be outputs then those pins will be outputs only if the associated DDRD bits are set. However, if the SPI is in the master mode, DDD5 determines whether PD5 is an error detect input (DDD5 = 0) or a general-purpose output (DDD5 = 1).

#### DWOM — Port D wired-OR mode

- 1 (set) Port D [5:2] buffers configured for open-drain outputs.
- 0 (clear) Port D [5:2] buffers configured for normal CMOS outputs.

#### MSTR — Master mode select

- 1 (set) Master mode
- 0 (clear) Slave mode

<u>.</u>....

#### **CPOL** — Clock polarity

1 (set) – SCK is active low.

0 (clear) - SCK is active high.

When the clock polarity bit is cleared and data is not being transferred, the SCK pin of the master device has a steady state low value. When CPOL is set, SCK idles high. Refer to Figure 9-2 and Section 9.2.1.

#### **CPHA** — Clock phase

The clock phase bit, in conjunction with the CPOL bit, controls the clock-data relationship between master and slave. The CPHA bit selects one of two different clocking protocols. Refer to Figure 9-2 and Section 9.2.1.

#### SPR1 and SPR0 — SPI clock rate selects

These two bits select the SPI clock rate, as shown in Table 9-1. Note that SPR2 is located in the OPT2 register, and that its state on reset is zero.

| CDD[2:0] | E clock      | SPI clock fr | SPI clock frequency (≡ baud rate) for: |          |  |  |  |  |  |  |  |
|----------|--------------|--------------|----------------------------------------|----------|--|--|--|--|--|--|--|
| SPR[2:0] | divide ratio | E = 2MHz     | E = 3MHz                               | E = 4MHz |  |  |  |  |  |  |  |
| 000      | 2            | 1.0 MHz      | 1.5 MHz                                | 2.0 MHz  |  |  |  |  |  |  |  |
| 001      | 4            | 500 kHz      | 750kHz                                 | 1.0 MHz  |  |  |  |  |  |  |  |
| 010      | 16           | 125 kHz      | 187.5 kHz                              | 250 kHz  |  |  |  |  |  |  |  |
| 011      | 32           | 62.5 kHz     | 93.7 kHz                               | 125 kHz  |  |  |  |  |  |  |  |
| 100      | 8            | 250 kHz      | 375 kHz                                | 500 kHz  |  |  |  |  |  |  |  |
| 101      | 16           | 125 kHz      | 187.5 kHz                              | 250 kHz  |  |  |  |  |  |  |  |
| 110      | 64           | 31.3 kHz     | 46.9 kHz                               | 62.5 kHz |  |  |  |  |  |  |  |
| 111      | 128          | 15.6 kHz     | 23.4 kHz                               | 31.3 kHz |  |  |  |  |  |  |  |

| Table 9-1 | SPI clock rates |
|-----------|-----------------|
|-----------|-----------------|

## 9.5.2 SPSR — SPI status register

|                   | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| SPI status (SPSR) | \$0029  | SPIF  | WCOL  | 0     | MODF  | 0     | 0     | XPIN  | IPIN  | 0000 00uu         |

This register can be read at any time, but writing to it has no effect.

#### SPIF — SPI interrupt complete flag

- 1 (set) Data transfer to external device has been completed.
- 0 (clear) No valid completion of data transfer.

SPIF is set upon completion of data transfer between the processor and the external device. If SPIF goes high, and if SPIE is set, a serial peripheral interrupt is generated. To clear the SPIF bit, read the SPSR with SPIF set, then access the SPDR. Unless SPSR is read (with SPIF set) first, attempts to write SPDR are inhibited.

#### WCOL — Write collision

- 1 (set) Write collision.
- 0 (clear) No write collision.

Clearing the WCOL bit is accomplished by reading the SPSR (with WCOL set) followed by an access of SPDR. Refer to Section 9.3.4 and Section 9.4.

#### MODF — Mode fault

- 1 (set) Mode fault.
- 0 (clear) No mode fault.

To clear the MODF bit, read the SPSR (with MODF set), then write to the SPCR. Refer to Section 9.3.4 and Section 9.4.

Bits [5, 3, 2] — Not implemented; always read zero.

**XPIN** — **XIRQ** pin input data bit (refer to Section 6.8)

**IPIN** — **IRQ pin input data bit** (refer to Section 6.8)

<u>.</u>....

## 9.5.3 SPDR — SPI data register

|                 | Address | bit 7   | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0   | State<br>on reset |
|-----------------|---------|---------|-------|-------|-------|-------|-------|-------|---------|-------------------|
| SPI data (SPDR) | \$002A  | (bit 7) | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |

The SPDR is used when transmitting or receiving data on the serial bus. Only a write to this register initiates transmission or reception of a byte, and this only occurs in the master device. At the completion of transferring a byte of data, the SPIF status bit is set in both the master and slave devices.

A read of the SPDR is actually a read of a buffer. To prevent an overrun and the loss of the byte that caused the overrun, the first SPIF must be cleared by the time a second transfer of data from the shift register to the read buffer is initiated.

SPI is double buffered in and single buffered out.

## 9.5.4 OPT2 — System configuration options register 2

|                                 | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| System config. options 2 (OPT2) | \$0038  | LIRDV | CWOM  | STRCH | IRVNE | LSBF  | SPR2  | EXT4X | XIRQE | x00x 0000         |

#### LIRDV — LIR driven (refer to Section 4)

- 1 (set) Enable LIR drive high pulse.
- 0 (clear) LIR not driven on MODA/LIR pin.

#### CWOM — Port C wired-OR mode (refer to Section 6)

- 1 (set) Port C outputs are open-drain.
- 0 (clear) Port C operates normally.

#### STRCH — Stretch external accesses (refer to Section 4)

- 1 (set) Off-chip accesses are extended by one E clock cycle.
- 0 (clear) Normal operation.

#### **IRVNE** — Internal read visibility/not E (refer to Section 4)

- 1 (set) Data from internal reads is driven out of the external data bus.
- 0 (clear) No visibility of internal reads on external bus.

In single chip mode this bit determines whether the E clock drives out from the chip.

- 1 (set) E pin is driven low.
- 0 (clear) E clock is driven out from the chip.

#### LSBF — LSB first enable

- 1 (set) SPI data is transferred LSB first.
- 0 (clear) SPI data is transferred MSB first.

If this bit is set, data, which is usually transferred MSB first, is transferred LSB first. LSBF does not affect the position of the MSB and LSB in the data register. Reads and writes of the data register always have MSB in bit 7.

#### SPR2 — SPI clock rate select

When set, SPR2 adds a divide-by-4 prescaler to the SPI clock chain. With the two bits in the SPCR, this bit specifies the SPI clock rate. Refer to Table 9-1.

#### EXT4X — XOUT clock output select (refer to Section 4)

1 (set) – EXTALi clock is output on the XOUT pin.

0 (clear) - 4XCLK clock is output on the XOUT pin.

Note: The XOUT pin is not available on 64-pin QFP packaged devices; see Section 4

#### XIRQE — Configure XIRQ for falling-edge-sensitive operation (see Section 4.3.2.5)

- 1 (set) Falling-edge-sensitive operation.
- 0 (clear) Low-level-sensitive operation.

# **10** TIMING SYSTEM

The M68HC11 timing system is composed of several clock divider chains. The main clock divider chain includes a 16-bit free-running counter, which is driven by a programmable prescaler. The main timer's programmable prescaler provides one of the four clocking rates to drive the 16-bit counter. Two prescaler control bits select the prescale rate. The prescaler output divides the system clock by 1, 4, 8, or 16. Taps from this main clocking chain drive circuitry are used to generate the slower clocks used by the pulse accumulator, the real-time interrupt (RTI), and computer operating properly (COP) watchdog subsystems. Refer to Figure 10-1.

### 10.1 Timer operation

All main timer system activities are referenced to the free-running counter. The counter begins incrementing from \$0000 as the MCU comes out of reset, and continues to the maximum count, \$FFFF. At the maximum count, the counter rolls over to \$0000, sets an overflow flag and continues to increment. As long as the MCU is running in a normal operating mode, there is no way to reset, change or interrupt the counting. The capture/compare subsystem features three input capture channels, four output compare channels and one channel that can be selected to perform either input capture or output compare. Each of the input capture functions has its own 16-bit input capture register (time capture latch) and each of the output compare functions has its own 16-bit compare register. All timer functions, including the timer overflow and RTI, have their own interrupt controls and separate interrupt vectors. See Table 10-1 for related frequencies and periods.

Clocks for the pulse accumulator, real time interrupt and COP functions are derived from the internal ST4XCK signal. If the PLL circuit is active (VDDSYN = 1) and the MCS and BCS bits in PLLCR are both set, then ST4XCK is equal to the output of the PLL circuit, VCOOUT. Otherwise, ST4XCK is the same as EXTALi. Refer to Figure 10-1 and Section 2.

The pulse accumulator contains an 8-bit counter and edge select logic. The pulse accumulator can operate in either event counting mode or gated time accumulation mode. During event counting mode, the pulse accumulator's 8-bit counter increments when a specified edge is detected on an input pin. During gated time accumulation mode, an internal clock source (ST4XCK/2<sup>8</sup>) increments the 8-bit counter while an input signal has a predetermined logic level. See Section 10.1.6.

The real-time interrupt (RTI) is a programmable periodic interrupt circuit that permits pacing of the execution of software routines by selecting one of four interrupt rates. It is clocked by the 16-bit timer (ST4XCK/2<sup>15</sup>); see Section 10.1.4.

The COP watchdog clock input is tapped off from the free-running counter chain (ST4XCK/ $2^{17}$ ); see Section 10.1.5. The COP automatically times out unless it is serviced within a specific time by a program reset sequence. If the COP is allowed to time out, a reset is generated, which drives the RESET pin low to reset the MCU and the external system (see Section 5).

|              |           |          | Clock     |          |                         |                        |
|--------------|-----------|----------|-----------|----------|-------------------------|------------------------|
|              | 4.0MHz    | 8.0MHz   | 12.0MHz   | 16.0MHz  | ST4XCK                  | Crystal <sup>(1)</sup> |
| Control bits | 1.0MHz    | 2.0MHz   | 3.0MHz    | 4.0MHz   | ST4XCK/4                | Clock                  |
| PR[1:0]      | 1000ns    | 500 ns   | 333ns     | 250 ns   | 4/ST4XCK                | Period                 |
| 0.0          | 1.0µs     | 500ns    | 333ns     | 250ns    | 4/ST4XCK                | - resolution           |
| 00           | 65.536ms  | 32.768ms | 21.845 ms | 16.384ms | 2 <sup>18</sup> /ST4XCK | - overflow             |
| 0.1          | 4.0µs     | 2.0µs    | 1.333µs   | 1.0µs    | 16/ST4XCK               | - resolution           |
| 01           | 262.14 ms | 131.07ms | 87.381 ms | 65.536ms | 2 <sup>20</sup> /ST4XCK | - overflow             |
| 10           | 8.0µs     | 4.0µs    | 2.667 µs  | 2.0µs    | 32/ST4XCK               | - resolution           |
| 10           | 524.29ms  | 262.14ms | 174.76ms  | 131.07ms | 2 <sup>21</sup> /ST4XCK | - overflow             |
| 11           | 16.0µs    | 8.0µs    | 5.333µs   | 4.0 µs   | 64/ST4XCK               | - resolution           |
|              | 1049 ms   | 524.29ms | 349.53ms  | 262.14ms | 2 <sup>22</sup> /ST4XCK | - overflow             |

 Table 10-1
 Timer resolution and capacity

(1) Crystal frequencies are valid only if the PLL is not active.





TIMING SYSTEM

## 10.1.1 Timer structure

The timer functions share I/O with all eight pins of port A:

| Pin | Alternative function   |
|-----|------------------------|
| PA0 | IC3                    |
| PA1 | IC2                    |
| PA2 | IC1                    |
| PA3 | OC5 and/or OC1, or IC4 |
| PA4 | OC4 and/or OC1         |
| PA5 | OC3 and/or OC1         |
| PA6 | OC2 and/or OC1         |
| PA7 | PAI and/or OC1         |

Figure 10-2 shows the capture/compare system block diagram. The port A pin control block includes logic for timer functions and for general-purpose I/O. For pins PA3, PA2, PA1 and PA0, this block contains both the edge-detection logic and the control logic that enables the selection of which edge triggers an input capture. The digital level on PA[3:0] can be read at any time (read PORTA register), even if the pin is being used for the input capture function. Pins PA[6:3] are used either for general-purpose I/O, or as output compare pins. When one of these pins is being used for an output compare function, it cannot be written directly as if it were a general-purpose output. Each of the output compare functions (OC[5:2]) is related to one of the port A output pins. Output compare 1 (OC1) has extra control logic, allowing it optional control of any combination of the PA[7:3] pins. The PA7 pin can be used as a general-purpose I/O pin, as an input to the pulse accumulator or as an OC1 output pin.



Interrupt requests 1–9 (these are further qualified by the I-bit in the CCR)
 Port A pin actions are controlled by OC1M, OC1D, PACTL, TCTL1 and TCTL2 registers

Figure 10-2 Capture/compare block diagram

TIMING SYSTEM

## 10.1.2 Input capture

The input capture function records the time an external event occurs by latching the value of the free-running counter when a selected edge is detected at the associated timer input pin. Software can store latched values and use them to compute the periodicity and duration of events. For example, by storing the times of successive edges of an incoming signal, software can determine the period and pulse width of a signal. To measure period, two successive edges of the same polarity are captured. To measure pulse width, two alternate polarity edges are captured.

In most cases, input capture edges are asynchronous with respect to the internal timer counter, which is clocked relative to an internal clock (PH2). These asynchronous capture requests are synchronized with PH2 so that latching occurs on the opposite half cycle of PH2 from when the timer counter is being incremented. This synchronization process introduces a delay from when the edge occurs to when the counter value is detected. Because these delays cancel out when the time between two edges is being measured, the delay can be ignored. When an input capture is being used with an output compare, there is a similar delay between the actual compare point and when the output pin changes state.

The control and status bits that implement the input capture functions are contained in the PACTL, TCTL2, TMSK1, and TFLG1 registers.

To configure port A bit 3 as an input capture, clear the DDA3 bit of the DDRA register. Note that this bit is cleared out of reset. To enable PA3 as the fourth input capture, set the I4/O5 bit in the PACTL register. Otherwise, PA3 is configured as a fifth output compare out of reset, with bit I4/O5 being cleared. If the DDA3 bit is set (configuring PA3 as an output), and IC4 is enabled, then writes to PA3 cause edges on the pin to result in input captures. Writing to TI4/O5 has no effect when the TI4/O5 register is acting as IC4.

## 10.1.2.1 TCTL2 — Timer control register 2

|                         | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer control 2 (TCTL2) | \$0021  | EDG4B | EDG4A | EDG1B | EDG1A | EDG2B | EDG2A | EDG3B | EDG3A | 0000 0000         |

Use the control bits of this register to program input capture functions to detect a particular edge polarity on the corresponding timer input pin. Each of the input capture functions can be independently configured to detect rising edges only, falling edges only, any edge (rising or falling), or to disable the input capture function. The input capture functions operate independently of each other and can capture the same TCNT value if the input edges are detected within the same timer count cycle.

#### EDGxB and EDGxA — Input capture edge control

| EDGxB | EDGxA | Configuration                      |
|-------|-------|------------------------------------|
| 0     | 0     | ICx disabled                       |
| 0     | 1     | ICx captures on rising edges only  |
| 1     | 0     | ICx captures on falling edges only |
| 1     | 1     | ICx captures on any edge           |

There are four pairs of these bits. Each pair is cleared by reset and must be encoded to configure the corresponding input capture edge detector circuit. IC4 functions only if the I4/O5 bit in the PACTL register is set.

## **10.1.2.2 TIC1–TIC3** — Timer input capture registers

|                                   | Address | bit 7    | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0   | State<br>on reset |
|-----------------------------------|---------|----------|-------|-------|-------|-------|-------|-------|---------|-------------------|
| Timer input capture 1 (TIC1) high | \$0010  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | undefined         |
| Timer input capture 1 (TIC1) low  | \$0011  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |
| Timer input capture 2 (TIC2) high | \$0012  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | undefined         |
| Timer input capture 2 (TIC2) low  | \$0013  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |
| Timer input capture 3 (TIC3) high | \$0014  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | undefined         |
| Timer input capture 3 (TIC3) low  | \$0015  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |

When an edge has been detected and synchronized, the 16-bit free-running counter value is transferred into the input capture register pair as a single 16-bit parallel transfer. Timer counter value captures and timer counter incrementing occur on opposite half-cycles of the phase 2 clock so that the count value is stable whenever a capture occurs. Input capture values can be read from a pair of 8-bit read-only registers. A read of the high-order byte of an input capture register pair inhibits a new capture transfer for one bus cycle. If a double-byte read instruction, such as LDD, is used to read the captured value, coherency is assured. When a new input capture occurs immediately after a high-order byte read, transfer is delayed for an additional cycle but the value is not lost.

The TICx registers are not affected by reset.

## 10.1.2.3 TI4/O5 — Timer input capture 4/output compare 5 register

|   |                                   | Address | bit 7    | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0   | on reset  |
|---|-----------------------------------|---------|----------|-------|-------|-------|-------|-------|-------|---------|-----------|
| U | Capture 4/compare 5 (TI4/O5) high | \$001E  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | 1111 1111 |
|   | Capture 4/compare 5 (TI4/O5) low  | \$001F  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | 1111 1111 |

Use TI4/O5 as either an input capture register or an output compare register, depending on the function chosen for the PA3 pin. To enable it as an input capture pin, set the I4/O5 bit in the pulse accumulator control register (PACTL) to logic level one. To use it as an output compare register, set the I4/O5 bit to a logic level zero. Refer to Section 10.1.6.1.

The TI4/O5 register pair resets to ones (\$FFFF).

## 10.1.3 Output compare

Use the output compare (OC) function to program an action to occur at a specific time — when the 16-bit counter reaches a specified value. For each of the five output compare functions, there is a separate 16-bit compare register and a dedicated 16-bit comparator. The value in the compare register is compared to the value of the free-running counter on every bus cycle. When the compare register matches the counter value, an output compare status flag is set. The flag can be used to initiate the automatic actions for that output compare function.

To produce a pulse of a specific duration, write a value to the output compare register that represents the time the leading edge of the pulse is to occur. The output compare circuit is configured to set the appropriate output either high or low, depending on the polarity of the pulse being produced. After a match occurs, the output compare register is reprogrammed to change the output pin back to its inactive level at the next match. A value representing the width of the pulse is added to the original value, and then written to the output compare register. Because the pin state changes occur at specific values of the free-running counter, the pulse width can be controlled accurately at the resolution of the free-running counter, independent of software latency. To generate an output signal of a specific frequency and duty cycle, repeat this pulse-generating procedure.

There are four 16-bit read/write output compare registers: TOC1, TOC2, TOC3, and TOC4, and the TI4/O5 register, which functions under software control as either IC4 or OC5. Each of the OC registers is set to \$FFFF on reset. A value written to an OC register is compared to the free-running counter value during each E clock cycle. If a match is found, the particular output compare flag is set in timer interrupt flag register 1 (TFLG1). If that particular interrupt is enabled in the timer interrupt mask register 1 (TMSK1), an interrupt is generated. In addition to an interrupt, a specified action can be initiated at one or more timer output pins. For OC[5:2], the pin action is controlled by pairs of bits (OMx and OLx) in the TCTL1 register. The output action is taken on each successful compare, regardless of whether or not the OCxF flag in the TFLG1 register was previously cleared.

OC1 is different from the other output compares in that a successful OC1 compare can affect any or all five of the OC pins. The OC1 output action taken when a match is found is controlled by two 8-bit registers with three bits unimplemented: the output compare 1 mask register, OC1M, and the output compare 1 data register, OC1D. OC1M specifies which port A outputs are to be used, and OC1D specifies what data is placed on these port pins.

## 10.1.3.1 TOC1–TOC4 — Timer output compare registers

|                                    | Address | bit 7    | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0   | State<br>on reset |
|------------------------------------|---------|----------|-------|-------|-------|-------|-------|-------|---------|-------------------|
| Timer output compare 1 (TOC1) high | \$0016  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | 1111 1111         |
| Timer output compare 1 (TOC1) low  | \$0017  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | 1111 1111         |
| Timer output compare 2 (TOC2) high | \$0018  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | 1111 1111         |
| Timer output compare 2 (TOC2) low  | \$0019  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | 1111 1111         |
| Timer output compare 3 (TOC3) high | \$001A  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | 1111 1111         |
| Timer output compare 3 (TOC3) low  | \$001B  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | 1111 1111         |
| Timer output compare 4 (TOC4) high | \$001C  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | 1111 1111         |
| Timer output compare 4 (TOC4) low  | \$001D  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | 1111 1111         |

All output compare registers are 16-bit read-write. Each is initialized to \$FFFF at reset. If an output compare register is not used for an output compare function, it can be used as a storage location. A write to the high-order byte of an output compare register pair inhibits the output compare function for one bus cycle. This inhibition prevents inappropriate subsequent comparisons. Coherency requires a complete 16-bit read or write. However, if coherency is not needed, byte accesses can be used.

For output compare functions, write a comparison value to output compare registers TOC1–TOC4 and TI4/O5. When TCNT value matches the comparison value, specified pin actions occur.

All TOCx register pairs reset to ones (\$FFFF).

## 10.1.3.2 CFORC — Timer compare force register

| , |  | 7 | - |  |
|---|--|---|---|--|
| 1 |  |   |   |  |
|   |  |   | • |  |
|   |  |   |   |  |

|                             | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer compare force (CFORC) | \$000B  | FOC1  | FOC2  | FOC3  | FOC4  | FOC5  | 0     | 0     | 0     | 0000 0000         |

The CFORC register allows forced early compares. FOC[1:5] correspond to the five output compares. These bits are set for each output compare that is to be forced. The action taken as a result of a forced compare is the same as if there were a match between the OCx register and the free-running counter, except that the corresponding interrupt status flag bits are not set. The forced channels trigger their programmed pin actions to occur at the next timer count transition after the write to CFORC.

The CFORC bits should not be used on an output compare function that is programmed to toggle its output on a successful compare because a normal compare that occurs immediately before or after the force can result in an undesirable operation.

#### FOC[1:5] — Force output compares

1 (set) – A forced output compare action will occur on the specified pin.

0 (clear) – No action.

Bits [2:0] — Not implemented; always read zero

## 10.1.3.3 OC1M — Output compare 1 mask register

|                              | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Output compare 1 mask (OC1M) | \$000C  | OC1M7 | OC1M6 | OC1M5 | OC1M4 | OC1M3 | 0     | 0     | 0     | 0000 0000         |

Use OC1M with OC1 to specify the bits of port A that are affected by a successful OC1 compare. The bits of the OC1M register correspond to PA7–PA3.

#### OC1M[7:3] — Output compare masks for OC1

1 (set) – OC1 is configured to control the corresponding pin of port A.

0 (clear) – OC1 will not affect the corresponding port A pin.

Bits [2:0] — Not implemented; always read zero.

## 10.1.3.4 OC1D — Output compare 1 data register

|                              | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Output compare 1 data (OC1D) | \$000D  | OC1D7 | OC1D6 | OC1D5 | OC1D4 | OC1D3 | 0     | 0     | 0     | 0000 0000         |

Use this register with OC1 to specify the data that is to be written to the affected pin of port A after a successful OC1 compare. When a successful OC1 compare occurs, a data bit in OC1D is written to the corresponding pin of port A for each bit that is set in OC1M.

#### OC1D[7:3] — Output compare data for OC1

If OC1Mx is set, data in OC1Dx is output to port A pin x on successful OC1 compares.

Bits [2:0] — Not implemented; always read zero

## 10.1.3.5 TCNT — Timer counter register

|                         | Address | bit 7    | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0   | on reset  |
|-------------------------|---------|----------|-------|-------|-------|-------|-------|-------|---------|-----------|
| Timer count (TCNT) high | \$000E  | (bit 15) | (14)  | (13)  | (12)  | (11)  | (10)  | (9)   | (bit 8) | 0000 0000 |
| Timer count (TCNT) low  | \$000F  | (bit 7)  | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | 0000 0000 |

The 16-bit read-only TCNT register contains the prescaled value of the 16-bit timer. A full counter read addresses the more significant byte (MSB) first. A read of this address causes the less significant byte (LSB) to be latched into a buffer for the next CPU cycle so that a double-byte read returns the full 16-bit state of the counter at the time of the MSB read cycle.

TCNT resets to \$0000.

## 10.1.3.6 TCTL1 — Timer control register 1

|                         | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer control 1 (TCTL1) | \$0020  | OM2   | OL2   | OM3   | OL3   | OM4   | OL4   | OM5   | OL5   | 0000 0000         |

The bits of this register specify the action taken as a result of a successful OCx compare.

#### OM[5:2] — Output mode OL[5:2] — Output level

| OMx | OLx | Action taken on successful compare    |
|-----|-----|---------------------------------------|
| 0   | 0   | Timer disconnected from OCx pin logic |
| 0   | 1   | Toggle OCx output line                |
| 1   | 0   | Clear OCx output line to 0            |
| 1   | 1   | Set OCx output line to 1              |

These control bit pairs are encoded to specify the action taken after a successful OCx compare. OC5 functions only if the I4/O5 bit in the PACTL register is clear.

<u>.</u>....

## 10.1.3.7 TMSK1 — Timer interrupt mask register 1

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3  | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|--------|-------|-------|-------|-------------------|
| Timer interrupt mask 1 (TMSK1) | \$0022  | 0C1I  | OC2I  | OC3I  | OC4I  | 14/051 | IC1I  | IC2I  | IC3I  | 0000 0000         |

Use this 8-bit register to enable or inhibit the timer input capture and output compare interrupts.

*Note:* Bits in TMSK1 correspond bit for bit with flag bits in TFLG1. Ones in TMSK1 enable the corresponding interrupt sources.

#### OC1I–OC4I — Output compare x interrupt enable

- 1 (set) OCx interrupt is enabled.
- 0 (clear) OCx interrupt is disabled.

If the OCxI enable bit is set when the OCxF flag bit is set, a hardware interrupt sequence is requested.

#### I4/O5I — Input capture 4/output compare 5 interrupt enable

- 1 (set) IC4/OC5 interrupt is enabled.
- 0 (clear) IC4/OC5 interrupt is disabled.

When I4/O5 in PACTL is set, I4/O5I is the input capture 4 interrupt enable bit. When I4/O5 in PACTL is zero, I4/O5I is the output compare 5 interrupt enable bit.

#### IC1I–IC3I — Input capture x interrupt enable

- 1 (set) ICx interrupt is enabled.
- 0 (clear) ICx interrupt is disabled.

If the ICxI enable bit is set when the ICxF flag bit is set, a hardware interrupt sequence is requested.

## 10.1.3.8 TFLG1 — Timer interrupt flag register 1

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3  | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|--------|-------|-------|-------|-------------------|
| Timer interrupt flag 1 (TFLG1) | \$0023  | OC1F  | OC2F  | OC3F  | OC4F  | 14/05F | IC1F  | IC2F  | IC3F  | 0000 0000         |

Bits in this register indicate when timer system events have occurred. Coupled with the bits of TMSK1, the bits of TFLG1 allow the timer subsystem to operate in either a polled or interrupt driven system. Clear flags by writing a one to the corresponding bit position(s).

*Note:* Bits in TFLG1 correspond bit for bit with flag bits in TMSK1. Ones in TMSK1 enable the corresponding interrupt sources.

#### OC1F–OC4F — Output compare x flag

- 1 (set) Counter has reached the preset output compare x value.
- 0 (clear) Counter has not reached the preset output compare x value.

These flags are set each time the counter matches the corresponding output compare x values.

#### I4/O5F — Input capture 4/output compare 5 flag

Set by IC4 or OC5, depending on the function enabled by I4/O5 bit in PACTL

#### IC1F–IC3F — Input capture x flag

- 1 (set) Selected edge has been detected on corresponding port pin.
- 0 (clear) Selected edge has not been detected on corresponding port pin.

These flags are set each time a selected active edge is detected on the ICx input line

## 10.1.3.9 TMSK2 — Timer interrupt mask register 2

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer interrupt mask 2 (TMSK2) | \$0024  | TOI   | RTII  | PAOVI | PAII  | 0     | 0     | PR1   | PR0   | 0000 0000         |

Use this 8-bit register to enable or inhibit timer overflow and real-time interrupts. The timer prescaler control bits are included in this register.

*Note:* Bits in TMSK2 correspond bit for bit with flag bits in TFLG2. Ones in TMSK2 enable the corresponding interrupt sources.

#### **TOI** — Timer overflow interrupt enable

- 1 (set) Timer overflow interrupt requested when TOF is set.
- 0 (clear) TOF interrupts disabled.
- RTII Real-time interrupt enable (refer to Section 10.1.4)
  - 1 (set) Real time interrupt requested when RTIF is set.
  - 0 (clear) Real time interrupts disabled.
- PAOVI Pulse accumulator overflow interrupt enable (refer to Section 10.1.6)
- PAII Pulse accumulator input edge interrupt enable (refer to Section 10.1.6)
- Bits [3, 2] Not implemented; always read zero.
- PR[1:0] Timer prescaler select

| PR[1:0] | Prescaler |
|---------|-----------|
| 0 0     | 1         |
| 01      | 4         |
| 10      | 8         |
| 11      | 16        |

These bits are used to select the prescaler divide-by ratio. In normal modes, PR[1:0] can only be written once, and the write must be within 64 cycles after reset. See Table 10-1 for specific timing values.

## 10.1.3.10 TFLG2 — Timer interrupt flag register 2

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer interrupt flag 2 (TFLG2) | \$0025  | TOF   | RTIF  | PAOVF | PAIF  | 0     | 0     | 0     | 0     | 0000 0000         |

Bits in this register indicate when certain timer system events have occurred. Coupled with the four high-order bits of TMSK2, the bits of TFLG2 allow the timer subsystem to operate in either a polled or interrupt driven system. Clear flags by writing a one to the corresponding bit position(s).

*Note:* Bits in TFLG2 correspond bit for bit with flag bits in TMSK2. Ones in TMSK2 enable the corresponding interrupt sources.

#### TOF — Timer overflow interrupt flag

- 1 (set) TCNT has overflowed from \$FFFF to \$0000.
- 0 (clear) No timer overflow has occurred.
- RTIF Real time (periodic) interrupt flag (refer to Section 10.1.4)
  - 1 (set) RTI period has elapsed.
  - 0 (clear) RTI flag has been cleared.
- **PAOVF** Pulse accumulator overflow interrupt flag (refer to Section 10.1.6)
- PAIF Pulse accumulator input edge interrupt flag (refer to Section 10.1.6.)
- Bits [3:0] Not implemented; always read zero
# 10.1.4 Real-time interrupt

The real-time interrupt (RTI) feature, used to generate hardware interrupts at a fixed periodic rate, is clocked by the 16-bit free-running counter (ST4XCK/2<sup>15</sup>). See Figure 10-1. The RTI clock rate is configured by the RTR1 and RTR0 bits in the pulse accumulator control register, PACTL. The different rates available are a product of the source frequency and the value of bits RTR[1:0]. The source frequency, ST4XCK/2<sup>15</sup>, can be divided by 1, 2, 4 or 8. Refer to Table 10-2 which shows examples of periodic real-time interrupt rates. The RTII bit in the TMSK2 register enables the interrupt capability.

| Table 10-2 | RTI per | iodic rates |
|------------|---------|-------------|
|------------|---------|-------------|

| RTR[1:0] | ST4XCK = 16MHz | ST4XCK = 8MHz | ST4XCK = 4MHz | ST4XCK = xMHz           |
|----------|----------------|---------------|---------------|-------------------------|
| 0 0      | 2.048ms        | 4.096ms       | 8.192ms       | 2 <sup>15</sup> /ST4XCK |
| 01       | 4.096ms        | 8.192ms       | 16.384 ms     | 2 <sup>16</sup> /ST4XCK |
| 10       | 8.192ms        | 16.384 ms     | 32.768 ms     | 2 <sup>17</sup> /ST4XCK |
| 11       | 16.384 ms      | 32.768 ms     | 65.536ms      | 2 <sup>18</sup> /ST4XCK |

The clock source for the RTI function is free-running clock that cannot be stopped or interrupted except by reset. This causes the time between successive RTI timeouts to be a constant that is independent of the software latency associated with flag clearing and service. For this reason, an RTI period starts from the previous timeout, not from when RTIF is cleared.

Every timeout causes the RTIF bit in TFLG2 to be set, and if RTII is set, an interrupt request is generated. After reset, one entire RTI period elapses before the RTIF flag is set for the first time. Refer to the TMSK2, TFLG2, and PACTL registers.

# 10.1.4.1 TMSK2 — Timer interrupt mask register 2

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer interrupt mask 2 (TMSK2) | \$0024  | TOI   | RTII  | PAOVI | PAII  | 0     | 0     | PR1   | PR0   | 0000 0000         |

This register contains the real-time interrupt enable bit.

*Note:* Bits in TMSK2 correspond bit for bit with flag bits in TFLG2. Ones in TMSK2 enable the corresponding interrupt sources.

### TOI — Timer overflow interrupt enable (refer to Section 10.1.3.9)

- 1 (set) Timer overflow interrupt requested when TOF is set.
- 0 (clear) TOF interrupts disabled.

#### TIMING SYSTEM

#### RTII — Real-time interrupt enable

- 1 (set) Real time interrupt requested when RTIF is set.
- 0 (clear) Real time interrupts disabled.

### PAOVI — Pulse accumulator overflow interrupt enable (refer to Section 10.1.6)

- PAII Pulse accumulator input edge (refer to Section 10.1.6)
- Bits[3, 2] Not implemented; always reads zero
- PR[1, 0] Timer prescaler select (refer to Section 10.1.3.9)

# 10.1.4.2 TFLG2 — Timer interrupt flag register 2

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer interrupt flag 2 (TFLG2) | \$0025  | TOF   | RTIF  | PAOVF | PAIF  | 0     | 0     | 0     | 0     | 0000 0000         |

Bits of this register indicate the occurrence of timer system events. Coupled with the four high-order bits of TMSK2, the bits of TFLG2 allow the timer subsystem to operate in either a polled or interrupt driven system. Clear flags by writing a one to the corresponding bit position(s).

*Note:* Bits in TFLG2 correspond bit for bit with flag bits in TMSK2. Ones in TMSK2 enable the corresponding interrupt sources.

TOF — Timer overflow interrupt flag (refer to Section 10.1.3.10)

- 1 (set) TCNT has overflowed from \$FFFF to \$0000.
- 0 (clear) No timer overflow has occurred.

### RTIF — Real-time interrupt flag

- 1 (set) RTI period has elapsed.
- 0 (clear) RTI flag has been cleared.

The RTIF status bit is automatically set at the end of every RTI period.

PAOVF — Pulse accumulator overflow interrupt flag (refer to Section 10.1.6)

### PAIF — Pulse accumulator input edge interrupt flag (refer to Section 10.1.6)

Bits [3:0] — Not implemented; always read zero

### 10.1.4.3 PACTL — Pulse accumulator control register

|                                   | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Pulse accumulator control (PACTL) | \$0026  | 0     | PAEN  | PAMOD | PEDGE | 0     | 14/05 | RTR1  | RTR0  | 0000 0000         |

The RTR[1:0] bits in this register select the rate for the RTI system. The remaining bits control the pulse accumulator and IC4/OC5 functions.

Bits [7, 3] — Not implemented; always read zero

#### **PAEN** — Pulse accumulator system enable (refer to Section 10.1.6)

- 1 (set) Pulse accumulator enabled.
- 0 (clear) Pulse accumulator disabled.

#### PAMOD — Pulse accumulator mode (refer to Section 10.1.6)

- 1 (set) Gated time accumulation mode.
- 0 (clear) Event counter mode.

#### **PEDGE** — **Pulse accumulator edge control** (refer to Section 10.1.6)

This bit has different meanings depending on the state of the PAMOD bit.

#### 14/05 — Input capture 4/output compare 5 (refer to Section 10.1.6)

- 1 (set) Input capture 4 function is enabled (no OC5).
- 0 (clear) Output compare 5 function is enabled (no IC4).

#### RTR[1:0] — RTI interrupt rate select

These two bits determine the rate at which the RTI system requests interrupts. The RTI system is driven by the ST4XCK/2<sup>15</sup> clock rate that is compensated so it is independent of the timer prescaler. These two control bits select an additional division factor. Refer to Table 10-2.

### **10.1.5** Computer operating properly watchdog function

The clocking chain for the COP function is tapped off from the main timer divider chain (ST4XCK/2<sup>17</sup>). The CR[1:0] bits in the OPTION register and the NOCOP bit in the CONFIG register control and configure the COP function. One additional register, COPRST, is used to arm and clear the COP watchdog reset system. Refer to Section 5 for a more detailed discussion of the COP function.

### 10.1.6 Pulse accumulator

The MC68HC11PA8/MC68HC11PB8 has an 8-bit counter that can be configured to operate either as a simple event counter, or for gated time accumulation, depending on the state of the PAMOD bit in the PACTL register. Refer to the pulse accumulator block diagram, Figure 10-3.

In the event counting mode, the 8-bit counter is clocked to increasing values by an external pin. The maximum clocking rate for the external event counting mode is the E clock divided by two. In gated time accumulation mode, a free-running ST4XCK/2<sup>8</sup> signal drives the 8-bit counter, but only while the external PAI pin is activated. Refer to Table 10-3. The pulse accumulator counter can be read or written at any time.

| ST4XCK   | ST4XCK/4 clock | Cycle time | 2 <sup>8</sup> /ST4XCK | PACNT overflow |
|----------|----------------|------------|------------------------|----------------|
| 4.0 MHz  | 1.0 MHz        | 1000 ns    | 64 µs                  | 16.384 ms      |
| 8.0 MHz  | 2.0 MHz        | 500 ns     | 32 µs                  | 8.192 ms       |
| 12.0 MHz | 3.0 MHz        | 333 ns     | 21.33 µs               | 5.461 ms       |
| 16.0 MHz | 4.0 MHz        | 250 ns     | 16.0 µs                | 4.096 ms       |

| Table 10-3 | Pulse accu | mulator timing |
|------------|------------|----------------|
|------------|------------|----------------|



Figure 10-3 Pulse accumulator block diagram

10

Pulse accumulator control bits are located within the PACTL, TMSK2 and TFLG2 registers, as described in the following paragraphs.

# 10.1.6.1 PACTL — Pulse accumulator control register

|                                   | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Pulse accumulator control (PACTL) | \$0026  | 0     | PAEN  | PAMOD | PEDGE | 0     | 14/05 | RTR1  | RTR0  | 0000 0000         |

Four of this register's bits control an 8-bit pulse accumulator system. Another bit enables either the OC5 function or the IC4 function, while two other bits select the rate for the real-time interrupt system.

Bits [7, 3] — Not implemented; always read zero

#### PAEN — Pulse accumulator system enable

- 1 (set) Pulse accumulator enabled.
- 0 (clear) Pulse accumulator disabled.

#### PAMOD — Pulse accumulator mode

- 1 (set) Gated time accumulation mode.
- 0 (clear) Event counter mode.

#### PEDGE — Pulse accumulator edge control

This bit has different meanings depending on the state of the PAMOD bit, as shown:

| PAMOD | PEDGE | Action of clock                          |
|-------|-------|------------------------------------------|
| 0     | 0     | PAI falling edge increments the counter. |
| 0     | 1     | PAI rising edge increments the counter.  |
| 1     | 0     | A zero on PAI inhibits counting.         |
| 1     | 1     | A one on PAI inhibits counting.          |

#### I4/O5 — Input capture 4/output compare 5

- 1 (set) Input capture 4 function is enabled (no OC5).
- 0 (clear) Output compare 5 function is enabled (no IC4)

RTR[1:0] — RTI interrupt rate selects (refer to Section 10.1.4)

### 10.1.6.2 PACNT — Pulse accumulator count register

|                                 | Address | bit 7   | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0   | State<br>on reset |
|---------------------------------|---------|---------|-------|-------|-------|-------|-------|-------|---------|-------------------|
| Pulse accumulator count (PACNT) | \$0027  | (bit 7) | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |

This 8-bit read/write register contains the count of external input events at the PAI input, or the accumulated count. In gated time accumulation mode, PACNT is readable even if PAI is not active. The counter is not affected by reset and can be read or written at any time. Counting is synchronized to the internal PH2 clock so that incrementing and reading occur during opposite half cycles.

### **10.1.6.3** Pulse accumulator status and interrupt bits

The pulse accumulator control bits, PAOVI and PAII, PAOVF and PAIF are located within timer registers TMSK2 and TFLG2.

### 10.1.6.4 TMSK2 — Timer interrupt mask 2 register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Timer interrupt mask 2 (TMSK2) | \$0024  | TOI   | RTII  | PAOVI | PAII  | 0     | 0     | PR1   | PR0   | 0000 0000         |

### 10.1.6.5 TFLG2 — Timer interrupt flag 2 register

|                                | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |   |
|--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|---|
| Timer interrupt flag 2 (TFLG2) | \$0025  | TOF   | RTIF  | PAOVF | PAIF  | 0     | 0     | 0     | 0     | 0000 0000         | I |

#### PAOVI and PAOVF — Pulse accumulator interrupt enable and overflow flag

The PAOVF status bit is set each time the pulse accumulator count rolls over from \$FF to \$00. To clear this status bit, write a one in the corresponding data bit position (bit 5) of the TFLG2 register. The PAOVI control bit allows the pulse accumulator overflow to be configured for polled or interrupt-driven operation and does not affect the state of PAOVF. When PAOVI is zero, pulse accumulator overflow interrupts are inhibited, and the system operates in a polled mode, which requires that PAOVF be polled by user software to determine when an overflow has occurred. When the PAOVI control bit is set, a hardware interrupt request is generated each time PAOVF is set. Before leaving the interrupt service routine, software must clear PAOVF.

### PAII and PAIF — Pulse accumulator input edge interrupt enable and flag

The PAIF status bit is automatically set each time a selected edge is detected at the PA7/PAI/OC1 pin. To clear this status bit, write to the TFLG2 register with a one in the corresponding data bit position (bit 4). The PAII control bit allows the pulse accumulator input edge detect to be configured for polled or interrupt-driven operation but does not affect setting or clearing the PAIF bit. When PAII is zero, pulse accumulator input interrupts are inhibited, and the system operates in a polled mode. In this mode, the PAIF bit must be polled by user software to determine when an edge has occurred. When the PAII control bit is set, a hardware interrupt request is generated each time PAIF is set. Before leaving the interrupt service routine, software must clear PAIF.

# **11** ANALOG-TO-DIGITAL CONVERTER

The analog-to-digital (A/D) system, a successive approximation converter, uses an all-capacitive charge redistribution technique to convert analog signals to digital values.

The A/D converter shares input pins with port E:

| Pin | Alternative<br>function |
|-----|-------------------------|
| PE0 | AD0                     |
| PE1 | AD1                     |
| PE2 | AD2                     |
| PE3 | AD3                     |
| PE4 | AD4                     |
| PE5 | AD5                     |
| PE6 | AD6 / SDA               |
| PE7 | AD7 / SCL               |

- Note: Pins PE5 and PE4 are not present on 64-pin MC68HC11PA8 QFP packaged devices, on which there are only six input channels, but are available on the MC68HC11PB8.
   PE[5, 4] are present on 68-pin CLCC packaged versions of the MC68HC711PA8 and MC68HC711PB8, which are available as samples only. Contact your local Motorola Sales Office for more information.
- *Note:* If the MBSP bit in the CONFIG register is set, then port E pins [7, 6] are used by the I<sup>2</sup>C bus system; in this case, A/D conversions of the logic levels on these pins have no meaning (see Section 4 and Section 8).

### 11.1 Overview

The A/D system is a 8-channel, 8-bit, multiplexed-input converter. The VDDAD and VSSAD pins are used to input supply voltage to the A/D converter. This allows the supply voltage to be bypassed independently. The converter does not require external sample and hold circuits because of the type of charge redistribution technique used. A/D converter timing can be synchronized to the system E clock, or to an internal resistor capacitor (RC) oscillator. The A/D converter system consists of four functional blocks: multiplexer, analog converter, digital control and result storage. Refer to Figure 11-1.



Note: Pins PE4 and PE5 are not available on 64-pin packaged devices.

Figure 11-1 A/D converter block diagram

# 11.1.1 Multiplexer

The multiplexer selects one of 16 inputs for conversion. Input selection is controlled by the value of bits CD - CA in the ADCTL register. The port E pins are fixed-direction analog inputs to the multiplexer, and additional internal analog signal lines are routed to it.

Port E pins can also be used as digital inputs. Digital reads of port E pins should be avoided during the sample portion of an A/D conversion cycle, when the gate signal to the n-channel input gate is on. Because no p-channel devices are directly connected to either input pins or reference voltage pins, voltages above  $V_{DD}$  do not cause a latchup problem, although current and voltage should be limited according to maximum ratings. Refer to Figure 11-2, which is a functional diagram of an input pin.



Note 1: The analog switch is closed only during the 12 cycle sample time Note 2: All component values are approximate



# 11.1.2 Analog converter

Conversion of an analog input selected by the multiplexer occurs in this block. It contains a digital-to-analog capacitor (DAC) array, a comparator, and a successive approximation register (SAR). Each conversion is a sequence of eight comparison operations, beginning with the most significant bit (MSB). Each comparison determines the value of a bit in the SAR.

The DAC array performs two functions. It acts as a sample and hold circuit during the entire conversion sequence, and provides comparison voltage to the comparator during each successive comparison.

The result of each successive comparison is stored in the SAR. When a conversion sequence is complete, the contents of the SAR are transferred to the appropriate result register.

A charge pump provides switching voltage to the gates of analog switches in the multiplexer. Charge pump output must stabilize between 7 and 8 volts within up to  $100\,\mu$ s before the converter can be used. The charge pump is enabled by the ADPU bit in the OPTION register.

11

# 11.1.3 Digital control

All A/D converter operations are controlled by bits in register ADCTL. In addition to selecting the analog input to be converted, ADCTL bits indicate conversion status, and control whether single or continuous conversions are performed. Finally, the ADCTL bits determine whether conversions are performed on single or multiple channels.

### 11.1.4 Result registers

Four 8-bit registers (ADR1 – ADR4) store conversion results. Each of these registers can be accessed by the processor in the CPU. The conversion complete flag (CCF) indicates when valid data is present in the result registers. The result registers are written during a portion of the system clock cycle when reads do not occur, so there is no conflict.

### 11.1.5 A/D converter clocks

The CSEL bit in the OPTION register selects whether the A/D converter uses the system E clock or an internal RC oscillator for synchronization. When E clock frequency is below 750 kHz, charge leakage in the capacitor array can cause errors, and the internal oscillator should be used. When the RC clock is used, additional errors can occur because the comparator is sensitive to the additional system clock noise.

### 11.1.6 Conversion sequence

A/D converter operations are performed in sequences of four conversions each. A conversion sequence can repeat continuously or stop after one iteration. The conversion complete flag (CCF) is set after the fourth conversion in a sequence to show the availability of data in the result registers. Figure 11-3 shows the timing of a typical sequence. Synchronization is referenced to the system E clock.

# 11.1.7 Conversion process

The A/D conversion sequence begins one E clock cycle after a write to the A/D control/status register, ADCTL. The bits in ADCTL select the channel and the mode of conversion.

An input voltage equal to  $V_{RL}$  converts to \$00 and an input voltage equal to  $V_{RH}$  converts to \$FF (full scale), with no overflow indication. For ratiometric conversions of this type, the source of each analog input should use  $V_{RH}$  as the supply voltage and be referenced to  $V_{RL}$ .



Figure 11-3 A/D conversion sequence

### 11.2 A/D converter power-up and clock select

ADPU (bit 7 of the OPTION register) controls A/D converter power up. Clearing ADPU removes power from and disables the A/D converter system; setting ADPU enables the A/D converter system. After the A/D converter is turned on, the analog bias voltages will take up to 100µs to stabilize.

When the A/D converter system is operating from the MCU E clock, all switching and comparator operations are synchronized to the MCU clocks. This allows the comparator results to be sampled at 'quiet' times, which minimizes noise errors. The internal RC oscillator is asynchronous with respect to the MCU clock, so noise can affect the A/D converter results. This results in a slightly lower typical accuracy when using the internal oscillator (CSEL = 1).

# 11.2.1 OPTION — System configuration options register 1

|                                   | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| System config. options 1 (OPTION) | \$0039  | ADPU  | CSEL  | IRQE  | DLY   | CME   | FCME  | CR1   | CR0   | 0001 0000         |

The 8-bit special-purpose OPTION register sets internal system configuration options during initialization. The time protected control bits, IRQE, DLY, FCME and CR[1:0] can be written to only once in the first 64 cycles after a reset and then they become read-only bits. This minimizes the possibility of any accidental changes to the system configuration. They may be written at any time in special modes.

#### ADPU — A/D power-up

1 (set) – A/D system power enabled.

0 (clear) - A/D system disabled, to reduce supply current.

After enabling the A/D power, at least 100µs should be allowed for system stabilization.

#### CSEL — Clock select

- 1 (set) A/D, *EPROM* and EEPROM use internal RC clock source (about 1.5MHz).
- 0 (clear) A/D, *EPROM* and EEPROM use system E clock (must be at least 1MHz).

This bit selects an alternative clock source for the on-chip *EPROM*, EEPROM and A/D charge pumps. The on-chip RC clock should be used when the E clock frequency falls below 1 MHz.

#### IRQE — Configure IRQ for falling edge sensitive operation (refer to Section 4)

- 1 (set) Falling edge sensitive operation.
- 0 (clear) Low level sensitive operation.

#### DLY — Enable oscillator start-up delay (refer to Section 4)

- 1 (set) A stabilization delay is imposed as the MCU is started up from STOP mode or from power-on reset.
- 0 (clear) The oscillator start-up delay coming out of STOP is bypassed and the MCU resumes processing within about four bus cycles. A stable external oscillator is required if this option is selected.

#### CME — Clock monitor enable (refer to Section 5)

- 1 (set) Clock monitor enabled.
- 0 (clear) Clock monitor disabled.

### FCME — Force clock monitor enable (refer to Section 5)

- 1 (set) Clock monitor enabled, cannot be disabled until next reset.
- 0 (clear) Clock monitor follows the state of the CME bit.

### CR[1:0] — COP timer rate select bits (refer to Section 5)

# 11.3 Channel assignments

The multiplexer allows the A/D converter to select one of 16 analog signals. Eight of these channels correspond to port E input lines to the MCU, four others are internal reference points or test functions; the remaining six channels are reserved. Refer to Table 11-1.

| Channel | Channel                           | Result in ADRx |
|---------|-----------------------------------|----------------|
| number  | signal                            | if MULT = 1    |
| 1       | AD0                               | ADR1           |
| 2       | AD1                               | ADR2           |
| 3       | AD2                               | ADR3           |
| 4       | AD3                               | ADR4           |
| 5       | AD4 <sup>(1)</sup>                | ADR1           |
| 6       | AD5 <sup>(1)</sup>                | ADR2           |
| 7       | AD6                               | ADR3           |
| 8       | AD7                               | ADR4           |
| 9–12    | reserved                          | _              |
| 13      | V <sub>RH</sub> <sup>(2)</sup>    | ADR1           |
| 14      | V <sub>RL</sub> <sup>(2)</sup>    | ADR2           |
| 15      | V <sub>RH</sub> /2 <sup>(2)</sup> | ADR3           |
| 16      | reserved (2)                      | ADR4           |

 Table 11-1
 A/D converter channel assignments

- (1) Not available on 64-pin packaged MC68HC11PA8/MC68HC711PA8 devices, but are present on 64-pin packaged MC68HC11PB8/MC68HC711PB8 devices.
- (2) Used for factory testing.

### 11.3.1 Single-channel operation

There are two types of single-channel operation. In the first type (SCAN = 0), the single selected channel is converted four consecutive times. The first result is stored in A/D result register 1 (ADR1), and the fourth result is stored in ADR4. After the fourth conversion is complete, all conversion activity is halted until a new conversion command is written to the ADCTL register. In the second type of single-channel operation (SCAN = 1), conversions continue to be performed on the selected channel with the fifth conversion being stored in register ADR1 (overwriting the first conversion result), the sixth conversion overwriting ADR2, and so on.

# 11.3.2 Multiple-channel operation

There are two types of multiple-channel operation. In the first type (SCAN = 0), a selected group of four channels is converted once only. The first result is stored in A/D result register 1 (ADR1), and the fourth result is stored in ADR4. After the fourth conversion is complete, all conversion activity is halted until a new conversion command is written to the ADCTL register. In the second type of multiple-channel operation (SCAN = 1), conversions continue to be performed on the selected group of channels with the fifth conversion being stored in register ADR1 (replacing the earlier conversion result for the first channel in the group), the sixth conversion overwriting ADR2, and so on.

### 11.4 Control, status and results registers

# 11.4.1 ADCTL — A/D control and status register

|                              | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | on reset  |
|------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| A/D control & status (ADCTL) | \$0030  | CCF   | 0     | SCAN  | MULT  | CD    | CC    | СВ    | CA    | u0uu uuuu |

All bits in this register can be read or written, except bit 7, which is a read-only status indicator, and bit 6, which always reads as zero. Write to ADCTL to initiate a conversion. To quit a conversion in progress, write to this register and a new conversion sequence begins immediately.

### CCF — Conversions complete flag

1 (set) – All four A/D result registers contain valid conversion data.

0 (clear) - At least one of the A/D result registers contains invalid data.

A read-only status indicator, this bit is set when all four A/D result registers contain valid conversion results. Each time the ADCTL register is overwritten, this bit is automatically cleared to zero and a conversion sequence is started. In the continuous mode, CCF is set at the end of the first conversion sequence.

Bit 6 — Not implemented; always reads zero.

### SCAN — Continuous scan control

- 1 (set) A/D conversions take place continuously.
- 0 (clear) Each of the four conversions is performed only once.

When this control bit is clear, the four requested conversions are performed once to fill the four result registers. When this control bit is set, the four conversions are repeated continuously with the result registers updated as data becomes available.

CLARA

#### MULT — Multiple-channel/single-channel control

- 1 (set) Each A/D channel has a result register allocated to it.
- 0 (clear) Four consecutive conversions from the same A/D channel are stored in the results registers.

When this bit is clear, the A/D converter system is configured to perform four consecutive conversions on the single channel specified by the four channel select bits CD–CA (bits 3–0 of the ADCTL register). When this bit is set, the A/D system is configured to perform a conversion on each of the four channels where each result register corresponds to one channel.

*Note:* When the multiple-channel continuous scan mode is used, extra care is needed in the design of circuitry driving the A/D inputs. The charge on the capacitive DAC array before the sample time is related to the voltage on the previously converted channel. A charge share situation exists between the internal DAC capacitance and the external circuit capacitance. Although the amount of charge involved is small, the rate at which it is repeated is every 64 μs for an E clock of 2 MHz. The RC charging rate of the external circuit must be balanced against this charge sharing effect to avoid errors in accuracy. Refer to the *M68HC11 Reference Manual (M68HC11RM/AD)* for further information.

### CD-CA — Channel selects D-A

When a multiple channel mode is selected (MULT = 1), the two least significant channel select bits (CB and CA) have no meaning and the CD and CC bits specify which group of four channels is to be converted.

| Channel select control bits | Channel<br>signal                 | Result in ADRx<br>if MULT = 1 |
|-----------------------------|-----------------------------------|-------------------------------|
| CD:CC:CB:CA                 | 0.9.14                            |                               |
| 0000                        | AD0                               | ADR1                          |
| 0001                        | AD1                               | ADR2                          |
| 0010                        | AD2                               | ADR3                          |
| 0011                        | AD3                               | ADR4                          |
| 0100                        | AD4 <sup>(1)</sup>                | ADR1                          |
| 0101                        | AD5 <sup>(1)</sup>                | ADR2                          |
| 0110                        | AD6                               | ADR3                          |
| 0111                        | AD7                               | ADR4                          |
| 1 0 X X                     | reserved                          | —                             |
| 1100                        | V <sub>RH</sub> <sup>(2)</sup>    | ADR1                          |
| 1101                        | V <sub>RL</sub> <sup>(1)</sup>    | ADR2                          |
| 1110                        | V <sub>RH</sub> /2 <sup>(1)</sup> | ADR3                          |
| 1111                        | reserved <sup>(1)</sup>           | ADR4                          |

- (1) Not available on 64-pin packaged MC68HC11PA8/MC68HC711PA8 devices, but are present on 64-pin packaged MC68HC11PB8/MC68HC711PB8 devices.
- (2) Used for factory testing.

### 11.4.2 ADR1–ADR4 — A/D converter results registers

|                     | Address | bit 7   | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0   | State<br>on reset |
|---------------------|---------|---------|-------|-------|-------|-------|-------|-------|---------|-------------------|
| A/D result 1 (ADR1) | \$0031  | (bit 7) | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |
| A/D result 2 (ADR2) | \$0032  | (bit 7) | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |
| A/D result 3 (ADR3) | \$0033  | (bit 7) | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |
| A/D result 4 (ADR4) | \$0034  | (bit 7) | (6)   | (5)   | (4)   | (3)   | (2)   | (1)   | (bit 0) | undefined         |

These read-only registers hold an 8-bit conversion result. Writes to these registers have no effect. Data in the A/D converter result registers is valid when the CCF flag in the ADCTL register is set, indicating a conversion sequence is complete. If conversion results are needed sooner, refer to Figure 11-3, which shows the A/D conversion sequence diagram.

# 11.5 Operation in STOP and WAIT modes

If a conversion sequence is in progress when either the STOP or WAIT mode is entered, the conversion of the current channel is suspended. When the MCU resumes normal operation, that channel is resampled and the conversion sequence is resumed. As the MCU exits the WAIT mode, the A/D circuits are stable and valid results can be obtained on the first conversion. However, in STOP mode, all analog bias currents are disabled and it is necessary to allow a stabilization period when leaving the STOP mode. If the STOP mode is exited with a delay (DLY = 1), there is enough time for these circuits to stabilize before the first conversion. If the STOP mode is exited with no delay (DLY bit in OPTION register = 0), allow 10 ms for the A/D circuitry to stabilize to avoid invalid results.

# **A** ELECTRICAL SPECIFICATIONS

This section contains the electrical specifications and associated timing information for the standard supply voltage ( $V_{DD}$  = 5V ± 10%) MC68HC11PA8/MC68HC11PB8 variants.

### A.1 Maximum ratings

| Rating                                                                                                 | Symbol           | Value                                            | Unit |
|--------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------|------|
| Supply voltage <sup>(1)</sup>                                                                          | V <sub>DD</sub>  | – 0.3 to +7.0                                    | V    |
| Input voltage (1)                                                                                      | V <sub>IN</sub>  | – 0.3 to +7.0                                    | V    |
| Operating temperature range<br>– MC68HC11PA8, <i>MC68HC711PA8,</i><br>MC68HC11PB8, <i>MC68HC711PB8</i> | T <sub>A</sub>   | T <sub>L</sub> to T <sub>H</sub><br>- 40 to + 85 | °C   |
| Storage temperature range                                                                              | T <sub>STG</sub> | – 55 to +150                                     | °C   |
| Current drain per pin <sup>(2)</sup><br>– not VDD, VSS, VDD AD, VSS AD, VRH or VRL                     | Ι <sub>D</sub>   | 25                                               | mA   |

(1) All voltages are with respect to V<sub>SS</sub>.

(2) Maximum current drain per pin is for one pin at a time, observing maximum power dissipation limits.

*Note:* This device contains circuitry designed to protect against damage due to high electrostatic voltages or electric fields. However, it is recommended that normal precautions be taken to avoid the application of any voltages higher than those given in the maximum ratings table to this high impedance circuit. For maximum reliability all unused inputs should be tied to either V<sub>SS</sub> or V<sub>DD</sub>.

# A.2 Thermal characteristics and power considerations

The average chip junction temperature,  $T_J$ , in degrees Celsius can be obtained from the following equation:

$$\Gamma_{J} = T_{A} + (P_{D} \bullet \theta_{JA})$$
<sup>[1]</sup>

where:

 $T_A$  = Ambient temperature (°C)

 $\theta_{JA}$  = Package thermal resistance, junction-to-ambient (°C/W)

 $P_D$  = Total power dissipation =  $P_{INT} + P_{I/O}$  (W)

 $P_{INT}$  = Internal chip power =  $I_{DD} \bullet V_{DD}$  (W)

P<sub>I/O</sub> = Power dissipation on input and output pins (user determined)

An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$\mathsf{P}_{\mathsf{D}} = \frac{\mathsf{K}}{\mathsf{T}_{\mathsf{J}} + 273}$$
[2]

Solving equations [1] and [2] for K gives:

$$K = P_{D} \bullet (T_{A} + 273) + \theta_{JA} \bullet P_{D}^{2}$$
[3]

where K is a constant for a particular part. K can be determined by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained for any value of  $T_A$ , by solving the above equations. The package thermal characteristics are shown below:

| Characteristics      | Symbol          | Value | Unit |
|----------------------|-----------------|-------|------|
| Thermal resistance   | θ <sub>JA</sub> |       | °C/W |
| – 64-pin QFP package |                 | 50    |      |



Notes:

- (1) Full test loads are applied during all DC electrical tests and AC timing measurements.
- (2) During AC timing measurements, inputs are driven to 0.4V and  $V_{DD}$  0.8V; timing measurements are taken at the 20% and 70% of  $V_{DD}$  points.

Figure A-1 Test methods

# A.4 DC electrical characteristics

| Characteristic                                                                          | Symbol           | Min.                  | Max.                  | Unit |
|-----------------------------------------------------------------------------------------|------------------|-----------------------|-----------------------|------|
| Output voltage <sup>(1)</sup> ( $I_{LOAD} = \pm 10 \ \mu A$ ):                          |                  |                       |                       |      |
| All outputs except XTAL                                                                 | V <sub>OL</sub>  | _                     | 0.1                   | V    |
| All outputs except XTAL, RESET & MODA                                                   | V <sub>OH</sub>  | V <sub>DD</sub> – 0.1 | _                     | V    |
| Output high voltage <sup>(1)</sup> (I <sub>LOAD</sub> = -0.8mA, V <sub>DD</sub> =4.5V): |                  |                       |                       |      |
| All outputs except XTAL, RESET & MODA                                                   | V <sub>OH</sub>  | V <sub>DD</sub> – 0.8 | —                     | V    |
| Output low voltage (I <sub>LOAD</sub> = +1.6mA):                                        |                  |                       |                       |      |
| All outputs except XTAL                                                                 | V <sub>OL</sub>  | —                     | 0.4                   | V    |
| Input high voltage:                                                                     | VIH              |                       |                       | V    |
| All inputs except RESET                                                                 |                  | 0.7V <sub>DD</sub>    | V <sub>DD</sub> + 0.3 |      |
| RESET                                                                                   |                  | 0.8V <sub>DD</sub>    | V <sub>DD</sub> + 0.3 |      |
| Input low voltage – all inputs                                                          | V <sub>IL</sub>  | V <sub>SS</sub> – 0.3 | 0.2V <sub>DD</sub>    | V    |
| I/O ports three-state leakage $(v_{IN} = v_{IH} \text{ or } v_{IL})^{(2)}$ :            |                  |                       |                       |      |
| Ports A, B, C, D, F, G, MODA/LIR, RESET                                                 | I <sub>OZ</sub>  | _                     | ±10                   | μA   |
| Input leakage <sup>(2)</sup> ( $v_{IN} = v_{DD}$ or $v_{SS}$ ):                         | I <sub>IN</sub>  |                       |                       | μA   |
| MODB/VSTBY                                                                              |                  | —                     | ±10                   |      |
| IRQ, XIRQ (ROM parts)                                                                   |                  | -                     | ±1                    |      |
| XIRQ (EPROM parts)                                                                      |                  | _                     | ±10                   |      |
| Input current with pull-up resistors $(V_{IN} = V_{IL})$ :                              |                  |                       |                       |      |
| Ports B, F, G                                                                           | I <sub>IPR</sub> | 20                    | 100                   | μA   |
| RAM stand-by voltage (power down)                                                       | V <sub>SB</sub>  | 2.0                   | V <sub>DD</sub>       | V    |
| RAM stand-by current (power down)                                                       | I <sub>SB</sub>  | _                     | 10                    | μA   |
| Input capacitance:                                                                      | C <sub>IN</sub>  |                       |                       | рF   |
| Port E, IRQ, XIRQ, EXTAL                                                                |                  | _                     | 8                     |      |
| Ports A, B, C, D, F, G, MODA/LIR, RESET                                                 |                  | —                     | 12                    |      |
| Output load capacitance:                                                                | <u> </u>         |                       |                       | nE   |
| All outputs except PD[4:1], 4XOUT, XTAL,                                                |                  | _                     | 90                    | μı   |
| MODA/LIR                                                                                |                  | _                     | 30                    |      |
| 4XOUT                                                                                   |                  | _                     | 200                   |      |
| PD[4:1]                                                                                 |                  |                       | 200                   |      |

 $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_I \text{ to } T_H, \text{ unless otherwise noted})$ 

(1)  $V_{OH}$  specification for RESET and MODA is not applicable as they are open-drain pins.  $V_{OH}$  specification is not applicable to port C and port D in wired-OR mode.

(2) Refer to A/D specification for the leakage current value for port E.

# A.4.1 DC electrical characteristics — modes of operation

| Characteristic                                                | Symbol          | 3MHz | 4MHz | 4.4MHz | Unit |
|---------------------------------------------------------------|-----------------|------|------|--------|------|
| Maximum total supply current (including PLL) <sup>(1)</sup> : | I <sub>DD</sub> |      |      |        |      |
| RUN: Single chip mode                                         |                 | 32   | 40   | 40     | mA   |
| RUN: Expanded mode                                            |                 | 42   | 50   | 50     | mA   |
| WAIT: Single chip mode                                        |                 | 15   | 20   | 20     | mA   |
| WAIT: Expanded mode                                           |                 | 17   | 22   | 22     | mA   |
| STOP: Single chip mode                                        |                 | 50   | 50   | 50     | μA   |
| Maximum power dissipation: Single chip mode                   | PD              | 176  | 220  | 220    | mW   |
| Maximum power dissipation: Expanded mode                      |                 | 231  | 275  | 275    | mW   |

(V\_{DD} = 5.0 Vdc  $\pm$  10%, V\_{SS} = 0 Vdc, T\_A = T\_L to T\_H, unless otherwise noted)

 All current measurements taken with suitable decoupling capacitors across the power supply to suppress the transient switching currents inherent in CMOS designs.

EXTAL is driven with a square wave, with  $t_{CYC}$  = 167ms for 6kHz devices; 333/250ns for 3/4MHz devices.

VIL  $\leq$  0.2V; VIH  $\geq$  VDD – 0.2V; no DC loads WAIT: all peripheral functions shut down

STOP: all clocks stopped

# A.5 Control timing

| Observation to (1)                                                             | Combal                                                                 | 3.0MHz               |      | 4.0MHz               |      | 4.4 MHz              |      | 11               |
|--------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------|------|----------------------|------|----------------------|------|------------------|
|                                                                                | Symbol                                                                 | Min.                 | Max. | Min.                 | Max. | Min.                 | Max. | Unit             |
| Frequency of operation                                                         | f <sub>OP</sub>                                                        | 0                    | 3.0  | 0                    | 4.0  | 0                    | 4.4  | MHz              |
| E clock period                                                                 | t <sub>CYC</sub>                                                       | 333                  | _    | 250                  | _    | 225                  | -    | ns               |
| Crystal frequency                                                              | f <sub>XTAL</sub>                                                      | _                    | 12.0 | _                    | 16.0 | —                    | 17.6 | MHz              |
| External oscillator frequency                                                  | 4f <sub>OP</sub>                                                       | 0                    | 12.0 | 0                    | 16.0 | 0                    | 17.6 | MHz              |
| Processor control set-up time (t <sub>PCSU</sub> = t <sub>CYC</sub> /4 + 50ns) | t <sub>PCSU</sub>                                                      | 133                  | _    | 112                  | _    | 106                  | _    | ns               |
| Reset input pulse width <sup>(2)</sup>                                         | PW <sub>RSTL</sub> <sup>(3)</sup><br>PW <sub>RSTL</sub> <sup>(4)</sup> | 16<br>1              | _    | 16<br>1              | _    | 16<br>1              |      | t <sub>CYC</sub> |
| Mode programming set-up time                                                   | t <sub>MPS</sub>                                                       | 2                    | _    | 2                    | _    | 2                    | _    | t <sub>CYC</sub> |
| Mode programming hold time                                                     | t <sub>MPH</sub>                                                       | 10                   | _    | 10                   | _    | 10                   | _    | ns               |
| Interrupt pulse width (IRQ edge sensitive mode)                                | PWIRQ                                                                  | t <sub>CYC</sub> +20 | _    | t <sub>CYC</sub> +20 | —    | t <sub>CYC</sub> +20 | _    | ns               |
| Timer pulse width<br>(Input capture and pulse accumulator inputs)              | PW <sub>TIM</sub>                                                      | t <sub>CYC</sub> +20 | _    | t <sub>CYC</sub> +20 | _    | t <sub>CYC</sub> +20 | _    | ns               |
| WAIT recovery start-up time                                                    | t <sub>WRS</sub>                                                       | _                    | 4    | _                    | 4    | _                    | 4    | t <sub>CYC</sub> |
| Clock monitor reset <sup>(5)</sup>                                             | f <sub>CMON</sub>                                                      | 10                   | 200  | 10                   | 200  | 10                   | 200  | kHz              |

 $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_1 \text{ to } T_H)$ 

(1) All timing is given with respect to 20% and 70% of  $V_{\text{DD}}$  unless otherwise noted.

- (2) Reset is recognized during the first clock cycle it is held low. Internal circuitry then drives the pin low for eight clock cycles, releases the pin and samples the pin level four cycles later to determine the source of the interrupt. (See Section 5.)
- (3) To guarantee an external reset vector.
- (4) This is the minimum input time; it can be pre-empted by an internal reset.
- (5) Do not use the clock monitor when the E clock is below  $\rm f_{CMON}$  maximum value.



Notes

(1) (2) (3)

Fising edge sensitive input. Falling edge sensitive input. Maximum pulse accumulator clocking rate is E clock frequency divided by two (E/2).



Δ



(1)  $t_{PORDELAY} = 4064 t_{CYC}$  (or 128  $t_{CYC}$  depending on mask option - MC68HC11PA8/MC68HC11PB8 only)

Figure A-3 Reset timing



Figure A-4 Interrupt timing



- (2) Level sensitive  $\overline{IRQ}$  pin (IRQE = 0).
- (3) If DLY = 1:  $t_{\text{STOPDELAY}}$  = 4064  $t_{CYC}$  (or 128  $t_{CYC}$  depending on mask option MC68HC11PA8/MC68HC11PB8 only) If DLY = 0:  $t_{\text{STOPDELAY}}$  = 4  $t_{CYC}$
- (4) SA = STOP address.

Notes:





Figure A-6 WAIT recovery timing

# A.5.1 Peripheral port timing

 $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ 

| Characteristic <sup>(1)</sup>                                                | Symbol            | 3.0MHz |      | 4.0 MHz |      | 4.4MHz |      | Unit |
|------------------------------------------------------------------------------|-------------------|--------|------|---------|------|--------|------|------|
|                                                                              | Symbol            | Min.   | Max. | Min.    | Max. | Min.   | Max. | Unit |
| Frequency of operation (E clock frequency)                                   | f <sub>OP</sub>   | 0      | 3.0  | 0       | 4.0  | 0      | 4.4  | MHz  |
| E clock period                                                               | t <sub>CYC</sub>  | 333    | _    | 250     | —    | 225    | —    | ns   |
| Peripheral data set-up time, all ports <sup>(2)</sup>                        | t <sub>PDSU</sub> | 100    | _    | 100     | _    | 100    | _    | ns   |
| Peripheral data hold time, all ports (2)                                     | t <sub>PDH</sub>  | 50     | _    | 50      | -    | 50     | _    | ns   |
| Delay time, peripheral data write                                            | t <sub>PWD</sub>  |        |      |         |      |        |      | ns   |
| MCU write to port A, B or G                                                  |                   | _      | 200  | _       | 200  | _      | 200  |      |
| MCU write to port C, D or F (t <sub>PWD</sub> = t <sub>CYC</sub> /4 + 100ns) |                   | -      | 183  | _       | 162  | -      | 156  |      |

(1) All timing is given with respect to 20% and 70% of  $V_{DD'}$  unless otherwise noted.

(2) Port C and D timing is valid for active drive (CWOM, DWOM, and WOMS bits clear).



Figure A-7 Port read timing diagram



Figure A-8 Port write timing diagram

# A.5.2 PLL control timing

| Charactoristic                           | Symbol              | Mask option 1 <sup>(1)</sup> |     | Mask option 2 <sup>(1)</sup> |     |     | Mask option 3 |      |      | Unite |       |
|------------------------------------------|---------------------|------------------------------|-----|------------------------------|-----|-----|---------------|------|------|-------|-------|
| Gliaracteristic                          | Symbol              | Min                          | Тур | Max                          | Min | Тур | Мах           | Min  | Тур  | Max   | Units |
| PLL reference frequency                  | f <sub>REF</sub>    | 25                           | 32  | 50                           | 50  | 614 | 2000          | 2000 | 4000 | 16000 | kHz   |
| System frequency                         | f <sub>SYS</sub>    | dc                           | _   | 4.4                          | dc  | _   | 4.4           | dc   | —    | 4.4   | MHz   |
| PLL output frequency                     | f <sub>VCOOUT</sub> | 0.05                         | _   | 17.6                         | 0.1 | _   | 17.6          | 2    | _    | 17.6  |       |
| External clock operation                 | f <sub>XTAL</sub>   | dc                           | -   | 17.6                         | dc  | _   | 17.6          | dc   | —    | 16.6  |       |
| Capacitor on pin XFC                     | C <sub>XFC</sub>    | —                            | 47  | -                            | -   | 47  | _             | -    | 4.7  | -     | nF    |
| PLL stabilization time <sup>(2)(5)</sup> | t <sub>PLLS</sub>   | _                            |     | _                            | _   |     | _             | -    |      | 1.5   | ms    |
| 4XCLK stability <sup>(3)(4)(5)</sup>     |                     |                              |     |                              |     |     |               |      |      |       |       |
| Short term                               | C <sub>STAB</sub>   | —                            | -   | -                            | —   | —   | -             | —    | —    | 0.15  | %     |
| Long term                                |                     | —                            | -   | -                            | —   | _   | -             | —    | —    | 0.15  |       |

(VDD = 5.0 Vdc  $\pm 10\%$ , VSS = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub> unless otherwise noted)

(1) This mask option does not exist on the MC68HC711PA8/MC68HC711PB8, on which the PLL is optimized for use at frequencies of 2MHz and above.

(2) Assumes that stable VDDSYN is applied and that the crystal oscillator is stable. Stabilization time is measured from power-up to RESET release. This specification also applies to the period required for PLL stabilization after changing the X and Y frequency control bits in the synthesizer control register (SYNR) while PLL is running, and to the period required for the clock to stabilize after WAIT with WEN = 1.

(3) Short term stability is the average deviation from programmed frequency measured over a 2µs interval at maximum f<sub>SYS</sub>, Long term 4XCLK stability is the average deviation from programmed frequency measured over a 1ms interval at maximum f<sub>SYS</sub>. Stability is measured with a stable external clock applied — variation in crystal oscillator frequency is additive to this figure.

(4) This parameter is periodically sampled rather than 100% tested.

(5) These parameters guaranteed by design.

A

# A.5.3 Analog-to-digital converter characteristics

|                           |                                                                                                                                                 |                      |          | 3MHz <sup>(1)</sup>       | 4 MHz <sup>(1)</sup>      | 4.4 MHz <sup>(1)</sup> |                        |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|---------------------------|---------------------------|------------------------|------------------------|
| Characteristic            | Parameter                                                                                                                                       | Min.                 | Absolute | Max.                      | Max.                      | Max.                   | Unit                   |
| Resolution                | Number of bits resolved by ADC                                                                                                                  | _                    | 8        | _                         | _                         | -                      | bits                   |
| Non-linearity             | Maximum deviation from the ideal ADC transfer characteristics                                                                                   | _                    | _        | ±1                        | ±1                        | ±1                     | LSB                    |
| Zero error                | Difference from the output of an ideal ADC for zero input voltage                                                                               | _                    | _        | ±1                        | ±1                        | ±1                     | LSB                    |
| Full-scale error          | Difference from the output of an ideal ADC for full-scale input voltage                                                                         | _                    | _        | ±1                        | ±1                        | ±1                     | LSB                    |
| Total unadjusted<br>error | Maximum sum of non-linearity, zero and full-scale errors                                                                                        | _                    | _        | ±1.5                      | ±1.5                      | ±1.5                   | LSB                    |
| Quantization error        | Uncertainty due to converter resolution                                                                                                         | —                    | —        | ±0.5                      | ±0.5                      | ±0.5                   | LSB                    |
| Absolute accuracy         | Difference between the actual input voltage and<br>the full-scale weighted equivalent of the binary<br>output code, including all error sources | _                    | _        | ±2                        | ±2                        | ±2                     | LSB                    |
| Conversion range          | Analog input voltage range                                                                                                                      | V <sub>RL</sub>      | _        | V <sub>RH</sub>           | V <sub>RH</sub>           | V <sub>RH</sub>        | V                      |
| V <sub>RH</sub>           | Analog reference voltage (high) (1)                                                                                                             | V <sub>RL</sub>      | _        | V <sub>DD</sub> +0.1      | V <sub>DD</sub> +0.1      | V <sub>DD</sub> +0.1   | V                      |
| V <sub>RL</sub>           | Analog reference voltage (low) <sup>(2)</sup>                                                                                                   | V <sub>SS</sub> -0.1 | —        | V <sub>RH</sub>           | V <sub>RH</sub>           | V <sub>RH</sub>        | V                      |
| ΔV <sub>R</sub>           | Minimum difference between $V_{RH}$ and $V_{RL}$ <sup>(2)</sup>                                                                                 | 3                    | _        | —                         | —                         | _                      | V                      |
| Conversion time           | Total time to perform a single A/D conversion:<br>E clock<br>Internal RC oscillator                                                             | _                    | 32<br>—  | —<br>t <sub>CYC</sub> +32 | —<br>t <sub>CYC</sub> +32 | t <sub>CYC</sub> +32   | t <sub>CYC</sub><br>μs |
| Monotonicity              | Conversion result never decreases with an<br>increase in input voltage and has no missing<br>codes                                              |                      | -        | Guaran                    | iteed                     |                        |                        |
| Zero input reading        | Conversion result when V <sub>IN</sub> = V <sub>RL</sub>                                                                                        | \$00                 | _        | —                         | _                         | _                      | Hex                    |
| Full-scale reading        | Conversion result when V <sub>IN</sub> = V <sub>RH</sub>                                                                                        | _                    | _        | \$FF                      | \$FF                      | \$FF                   | Hex                    |
| Sample acquisition time   | Analog input acquisition sampling time:<br>E clock<br>Internal RC oscillator                                                                    | _                    | 12       |                           |                           |                        | t <sub>CYC</sub><br>μs |
| Sample/hold capacitance   | Input capacitance (PE[0:7]) during sample <sup>(3)</sup>                                                                                        | _                    | 20 (typ) | _                         | -                         | -                      | pF                     |
| Input leakage             | Input leakage on A/D pins: <sup>(3)</sup><br>PE[0:7]<br>VRL, VRH                                                                                | _                    | _        | 400<br>1.0                | 400                       | 400                    | nA<br>µA               |

 $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_{A} = T_{I} \text{ to } T_{H}, 750 \text{ kHz} \le E \le 3 \text{ MHz}, \text{ unless otherwise noted})$ 

(1) For  $f_{OP} < 2MHz$ , source impedances should be approximately  $10k\Omega$ . For  $f_{OP} \ge 2MHz$ , source impedances should be in the range 5-10k $\Omega$ . Source impedances greater than  $10k\Omega$ , have an adverse effect on A/D accuracy, because of input leakage

(2) Performance verified down to  $\Delta V_R = 2.5 V$ , however accuracy is tested and guaranteed at  $\Delta V_R = 5 V \pm 10\%$ 

(3) PE[4,5] available on 68-pin CLCC devices and 64-pin QFP MC68HC(7)11PB8 devices only

# A.5.4 Serial peripheral interface timing

| Num | Characteristic <sup>(1)</sup>                     |        | Symbol                | 3.0MHz |      | 4.0MHz |      | 4.4 MHz |      | Unit             |
|-----|---------------------------------------------------|--------|-----------------------|--------|------|--------|------|---------|------|------------------|
| Num |                                                   |        |                       |        | Max. | Min.   | Max. | Min.    | Max. | Unit             |
|     | Operating frequency                               | Master | f <sub>OP(M)</sub>    | 0      | 0.5  | 0      | 0.5  | 0       | 0.5  | f <sub>OP</sub>  |
|     |                                                   | Slave  | f <sub>OP(S)</sub>    | 0      | 3.0  | 0      | 4.0  | 0       | 4.4  | MHz              |
| 1   | Cycle time                                        | Master | t <sub>CYC(M)</sub>   | 2.0    | _    | 2.0    | -    | 2.0     | -    | t <sub>CYC</sub> |
|     |                                                   | Slave  | t <sub>CYC(S)</sub>   | 333    | —    | 250    | —    | 225     | —    | ns               |
| 2   | Enable lead time <sup>(2)</sup>                   | Master | t <sub>LEAD(M)</sub>  | —      | —    | —      | —    | —       | —    | ns               |
|     |                                                   | Slave  | t <sub>LEAD(S)</sub>  | 240    | —    | 200    | —    | 200     | —    | 115              |
| 3   | Enable lag time <sup>(2)</sup>                    | Master | t <sub>LAG(M)</sub>   | _      | —    | _      | —    | —       | —    | nc               |
|     |                                                   | Slave  | t <sub>LAG(S)</sub>   | 240    | —    | 200    | —    | 200     | —    | 115              |
| 4   | Clock (SCK) high time                             | Master | t <sub>W(SCKH)M</sub> | 227    | —    | 130    | —    | 130     | -    | ns               |
|     |                                                   | Slave  | t <sub>W(SCKH)S</sub> | 127    | —    | 85     | —    | 85      | —    | 115              |
| 5   | Clock (SCK) low time                              | Master | t <sub>W(SCKL)M</sub> | 227    | —    | 130    | —    | 130     | —    | ns               |
|     |                                                   | Slave  | t <sub>W(SCKL)S</sub> | 127    | _    | 85     | _    | 85      | -    | 113              |
| 6   | Input data set-up time                            | Master | t <sub>SU(M)</sub>    | 100    | _    | 100    | —    | 100     | —    | ns               |
|     |                                                   | Slave  | t <sub>SU(S)</sub>    | 100    | _    | 100    | _    | 100     | _    | 113              |
| 7   | Input data hold time                              | Master | t <sub>H(M)</sub>     | 100    | _    | 100    | —    | 100     | —    | ns               |
|     |                                                   | Slave  | t <sub>H(S)</sub>     | 100    | _    | 100    | —    | 100     | —    | 115              |
| 8   | Access time (from high-z to data active)          | Slave  | t <sub>A</sub>        | 0      | 120  | 0      | 120  | 0       | 120  | ns               |
| 9   | Disable time (hold time to high-z state)          | Slave  | t <sub>DIS</sub>      | —      | 167  | —      | 125  | —       | 125  | ns               |
| 10  | Data valid (after enable edge) <sup>(3)</sup>     |        | t <sub>V(S)</sub>     | _      | 167  | —      | 125  | -       | 125  | ns               |
| 11  | Output data hold time (after enable edge)         |        | t <sub>HO</sub>       | 0      | _    | 0      | _    | 0       | _    | ns               |
| 12  | Rise time <sup>(3)</sup>                          |        |                       |        |      |        |      |         |      |                  |
|     | SPI outputs (SCK, MOSI and MISO)                  |        | t <sub>RM</sub>       | _      | 100  | _      | 100  | _       | 100  | ns               |
|     | SPI inputs (SCK, MOSI, MISO and $\overline{SS}$ ) |        | t <sub>RS</sub>       | —      | 2.0  | —      | 2.0  | —       | 2.0  | μs               |
| 13  | Fall time <sup>(3)</sup>                          |        |                       |        |      |        |      |         |      |                  |
|     | SPI outputs (SCK, MOSI and MISO)                  | _      | t <sub>FM</sub>       | —      | 100  | —      | 100  | —       | 100  | ns               |
|     | SPI inputs (SCK, MOSI, MISO and S                 | SS)    | t <sub>FS</sub>       | _      | 2.0  | —      | 2.0  | —       | 2.0  | μs               |

(V<sub>DD</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)

(1) All timing is given with respect to 20% and 70% of  $V_{\text{DD}^{\prime}}$  unless otherwise noted.

(2) Signal production depends on software.

(3) Assumes 200 pF load on all SPI pins.



Note: This first clock edge is generated internally, but is not seen at the SCK pin.





Note: This last clock edge is generated internally, but is not seen at the SCK pin.

Figure A-10 SPI master timing (CPHA = 1)



Note: Not defined, but normally the MSB of character just received.





Note: Not defined, but normally the LSB of character last transmitted.

Figure A-12 SPI slave timing (CPHA = 1)

# A.5.5 Non-multiplexed expansion bus timing

| Num | Characteristic (1)                          | Symbol            | 3.01 | MHz  | 4.01 | MHz  | 4.41 | MHz  | Unit |
|-----|---------------------------------------------|-------------------|------|------|------|------|------|------|------|
| Num |                                             | Symbol            | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
|     | Frequency of operation (E clock frequency)  | f <sub>OP</sub>   | 0    | 3.0  | 0    | 4.0  | 0    | 4.4  | MHz  |
| 1   | E clock period                              | t <sub>CYC</sub>  | 333  | _    | 250  | _    | 225  | -    | ns   |
| 2   | Pulse width, E low <sup>(2), (3)</sup>      | PW <sub>EL</sub>  | 147  | _    | 105  | _    | 92   | -    | ns   |
| 3   | Pulse width, E high <sup>(2), (3)</sup>     | PW <sub>EH</sub>  | 142  | _    | 100  | _    | 87   | -    | ns   |
| 4A  | E clock rise time                           | t <sub>R</sub>    | _    | 20   | _    | 20   | _    | 20   | nc   |
| 4B  | fall time                                   | t <sub>F</sub>    | —    | 18   | —    | 15   | —    | 15   | 115  |
| 9   | Address hold time <sup>(3)</sup>            | t <sub>AH</sub>   | 32   | —    | 21   | —    | 18   | —    | ns   |
| 11  | Address delay time <sup>(3)</sup>           | t <sub>AD</sub>   | _    | 82   | -    | 71   | _    | 68   | ns   |
| 12  | Address valid to E rise time <sup>(3)</sup> | t <sub>AV</sub>   | 65   | _    | 34   | _    | 24   | _    | ns   |
| 17  | Read data set-up time                       | t <sub>DSR</sub>  | 30   | —    | 20   | —    | 20   | -    | ns   |
| 18  | Read data hold time                         | t <sub>DHR</sub>  | 0    | —    | 10   | —    | 10   | -    | ns   |
| 19  | Write data delay time                       | t <sub>DDW</sub>  | —    | 40   | -    | 40   | _    | 40   | ns   |
| 21  | Write data hold time <sup>(3)</sup>         | t <sub>DHW</sub>  | 42   | —    | 31   | —    | 28   | -    | ns   |
| 29  | MPU address access time <sup>(3)</sup>      | t <sub>ACCA</sub> | 203  | —    | 144  | —    | 122  | -    | ns   |
| 39  | Write data set-up time <sup>(3)</sup>       | t <sub>DSW</sub>  | 102  | _    | 60   | _    | 47   | _    | ns   |
| 57  | Address valid to data three-state time      | t <sub>AVDZ</sub> | _    | 10   | _    | 10   | _    | 10   | ns   |

( $V_{DD}$  = 5.0 Vdc ± 10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ )

(1) All timing is given with respect to 20% and 70% of  $V_{\text{DD}}$ , unless otherwise noted.

(2) Input clock duty cycles other than 50% will affect the bus performance.

(3) For  $f_{OP} \le 2$  MHz the following formulae may be used to calculate parameter values:

| $PW_{EL} = t_{CYC}/2 - 20ns$                  | $PW_{EH} = t_{CYC}/2 - 25 ns$                          |
|-----------------------------------------------|--------------------------------------------------------|
| t <sub>AH</sub> = t <sub>CYC</sub> /8 – 10ns  | $t_{AD} = t_{CYC}/8 + 40$ ns                           |
| $t_{AV} = PW_{EL} - t_{AD}$                   | t <sub>DHW</sub> = t <sub>CYC</sub> /8                 |
| $t_{ACCA} = t_{CYC} - t_F - t_{DSR} - t_{AD}$ | t <sub>DSW</sub> = PW <sub>EH</sub> – t <sub>DDW</sub> |



Figure A-13 Expansion bus timing

# A.6 EEPROM characteristics

| Characteristic                                       | Temperature range<br>-40 to +85°C | Unit   |
|------------------------------------------------------|-----------------------------------|--------|
| Programming time, t <sub>EEPROG</sub> <sup>(1)</sup> |                                   |        |
| <1 MHz, RCO enabled                                  | 10                                |        |
| 1–2MHz, RCO disabled                                 | 20                                | ms     |
| ≥2MHz & whenever RCO enabled                         | 10                                |        |
| Erase time: byte, row and bulk <sup>(1)</sup>        | 10                                | ms     |
| Write/erase endurance <sup>(2)</sup>                 | 10000                             | cycles |
| Data retention <sup>(2)</sup>                        | 10                                | years  |

(1) The RC oscillator (RCO) must be enabled (by setting the CSEL bit in the OPTION register) for EEPROM programming and erasure when the E clock frequency is less than 1.0MHz.

(2) Refer to the current issue of Motorola's quarterly *Reliability Monitor Report* for the latest failure rate information.

# A.7 EPROM characteristics

| Characteristic                   | Symbol             | Min | Max   | Unit |
|----------------------------------|--------------------|-----|-------|------|
| Programming voltage              | V <sub>PPE</sub>   | 12  | 12.75 | V    |
| Programming voltage detect level | V <sub>PPH</sub>   | TBD | TBD   | V    |
| Programming time                 | t <sub>EPROG</sub> | —   | 5     | ms   |

( $V_{DD}$  = 5.0 Vdc ± 10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_{H'}$  unless otherwise noted)

THIS PAGE LEFT BLANK INTENTIONALLY
# **B** MECHANICAL DATA AND ORDERING INFORMATION

The MC68HC11PA8/MC68HC11PB8, and an OTPROM version of the MC68HC711PA8/MC68HC711PB8, are available packaged in a 64-pin quad flat pack (QFP).



Figure B-1 64-pin QFP pinout (MC68HC11PA8)



Figure B-2 64-pin QFP pinout (MC68HC11PB8)



| Dim. | Min.       | Max.  | Notes                                                                                      | Dim. | Min.     | Max.  |
|------|------------|-------|--------------------------------------------------------------------------------------------|------|----------|-------|
| Α    | 13.90      | 14.10 | 1. Datum Plane – H– is located at bottom of lead and is coincident with                    | М    | 5°       | 10°   |
| В    | 13.90      | 14.10 | the lead where the lead exits the plastic body at the bottom of the                        | Ν    | 0.130    | 0.170 |
| С    | 2.067      | 2.457 | parting line.<br>2 Datums A–B and –D to be determined at Datum Plane –H–                   | Р    | 0.40     | BSC   |
| D    | 0.30       | 0.45  | <ol> <li>Dimensions S and V to be determined at seating plane –C–.</li> </ol>              | Q    | 2°       | 8°    |
| E    | 2.00       | 2.40  | 4. Dimensions A and B do not include mould protrusion. Allowable                           | R    | 0.13     | 0.30  |
| F    | 0.30       | —     | mould protrusion is 0.25mm per side. Dimensions A and B do                                 | S    | 16.20    | 16.60 |
| G    | G 0.80 BSC |       | Dimension D does not include dambar protrusion. Allowable                                  | Т    | 0.20 REF |       |
| Н    | 0.067      | 0.250 | dambar protrusion shall be 0.08 total in excess of the D dimension                         | U    | 9°       | 15°   |
| J    | 0.130      | 0.230 | at maximum material condition. Dambar cannot be located on the<br>lower radius or the foot | V    | 16.20    | 16.60 |
| К    | 0.50       | 0.66  | <ol> <li>Dimensions and tolerancing per ANSI Y 14.5M, 1982.</li> </ol>                     | W    | 0.042    | NOM   |
| L    | 12.00      | ) REF | 7. All dimensions in mm.                                                                   | Х    | 1.10     | 1.30  |

**Figure B-3** 64-pin QFP mechanical dimensions

### B.1 Ordering information

Use the information in the following tables to specify the appropriate device when placing an order.

| Package    | Temperature  | Description                    | Frequency | MC order number |
|------------|--------------|--------------------------------|-----------|-----------------|
| 44 nin OED | -40 to +85°C | OTPROM (with security feature) | 3MHz      | MC68S711PA8CFU3 |
| 64-pin QFP |              |                                | 4MHz      | MC68S711PA8CFU4 |
| 44 nin OED | -40 to +85°C | OTPROM (with security feature) | 3MHz      | MC68S711PB8CFU3 |
| 04-011059  |              |                                | 4MHz      | MC68S711PB8CFU4 |

| Table B-1 | Standard de  | vice orderina | information |
|-----------|--------------|---------------|-------------|
|           | oluniduru do | vide bradning | mormation   |

### Table B-2 Custom ROM device ordering information

| Package     | Temperature  | Description | Frequency | Source device   |
|-------------|--------------|-------------|-----------|-----------------|
| 64 nin OEP  | -40 to +85°C | Custom ROM  | 3MHz      | MC68HC11PA8CFU3 |
| 04-pin Qi P |              |             | 4MHz      | MC68HC11PA8CFU4 |
| 44 nin OED  | -40 to +85°C | Custom ROM  | 3MHz      | MC68HC11PB8CFU3 |
| 04-011 07P  |              |             | 4MHz      | MC68HC11PB8CFU4 |

To specify a custom ROM device, first select a standard source device, then complete a custom ROM device order form. The order form can be obtained from your local Motorola sales office or distributer.

# C DEVELOPMENT SUPPORT

The following information provides a reference to development tools for the M68HC11 family of microcontrollers. For more detailed information please refer to the appropriate system manual.

| Table C-1 | M68HC11 | development tools |
|-----------|---------|-------------------|
|-----------|---------|-------------------|

| Devices                              | Evaluation<br>boards | Evaluation<br>modules | Evaluation systems/kits | Programmer boards |
|--------------------------------------|----------------------|-----------------------|-------------------------|-------------------|
| MC68HC11PA8,<br><i>MC68HC711P</i> A8 | _                    | M68EM11PA8            | _                       | M68SPGMR11        |

*Note:* Target cables for the evaluation module should be ordered separately.

### C.1 EVS — Evaluation system

The EVS is an economical tool for designing, debugging and evaluating target systems based on the MC68HC11PA8 and MC68HC711PA8 device types. The two printed circuit boards that comprise the EVS are the M68EM11PA8 emulator module and the M68HC11PFB platform board. The main features of the EVS are as follows:

- Monitor/debugger firmware
- Single-line assembler/disassembler
- Host computer download capability
- Dual memory maps:
  - 64Kbyte monitor map that includes 16Kbytes of monitor EPROM
  - MC68HC711PA8 user map that includes 64Kbytes of emulation RAM
- MCU extension I/O port for single chip, expanded and special test operating modes
- RS-232C terminal and host I/O ports
- Logic analyser connector



### C.2 MMDS11 — Motorola modular development system

The MMDS11 is an emulator system that provides a bus state analyser and real-time memory windows. The unit's integrated design environment includes an editor, an assembler, user interface and source-level debug. A complete MMDS11 consists of:

- A station module the metal MMDS11 enclosure, containing the control board and the internal power supply. Most system cables connect to the MMDS11 station module. (The cable to an optional target system, however, runs through an aperture in the station module enclosure to connect directly to the emulator module).
- An emulator module (EM) such as the EM11PA8: a printed circuit board that enables system functionality for a specific set of MCUs. The EM fits into the station module through a sliding panel in the enclosure top. The EM has a connector for the target cable.
- Two logic clip cable assemblies twisted pair cables that connect the station module to your target system, a test fixture, a clock or any other circuitry useful for evaluation or analysis. One end of each cable assembly has a moulded connector, which fits into station module pod A or pod B. Leads at the other end of the cable terminate in female probe tips. Ball clips come with the cables.
- A 9-lead RS-232 serial cable the cable that connects the station module to the host computer's RS-232 port.

### C.3 SPGMR11 — Serial programmer system

The SPGMR11 is an economical tool for programming M68HC11 MCUs. The system consists of the M68SPGMR11 unit and a programming module which adapts the SPGMR11 to the appropriate MCU and package type. The programming module can be ordered as M68PA11PA8FU64 for 64-pin QFP packaged devices, or M68PA11KA4FN68 for 68-pin CLCC packaged devices.



## GLOSSARY

This section contains abbreviations and specialist words used in this data sheet and throughout the industry. Further information on many of the terms may be gleaned from Motorola's *M68HC11 Reference Manual*, *M68HC11RM/AD*, or from a variety of standard electronics text books.

- **\$xxxx** The digits following the '\$' are in hexadecimal format.
- **%xxxx** The digits following the '%' are in binary format.
- A/D, ADC Analog-to-digital (converter).

**Bootstrap mode** In this mode the device automatically loads its internal memory from an external source on reset and then allows this program to be executed.

Byte Eight bits.

CCR Condition codes register; an integral part of the CPU.

- **CERQUAD** A ceramic package type, principally used for EPROM and high temperature devices.
- Clear '0' the logic zero state; the opposite of 'set'.
- **CMOS** Complementary metal oxide semiconductor. A semiconductor technology chosen for its low power consumption and good noise immunity.
- **COP** Computer operating properly. *aka* 'watchdog'. This circuit is used to detect device runaway and provide a means for restoring correct operation.
- **CPU** Central processing unit.
- D/A, DAC Digital-to-analog (converter).
- **EEPROM** Electrically erasable programmable read only memory. *aka* 'EEROM'.

**EPROM** Erasable programmable read only memory. This type of memory requires exposure to ultra-violet wavelengths in order to erase previous data. *aka* 'PROM'.

ESD Electrostatic discharge.

**Expanded mode** In this mode the internal address and data bus lines are connected to external pins. This enables the device to be used in much more complex systems, where there is a need for external memory for example.

| EVS                  | Evaluation system. One of the range of platforms provided by Motorola for evaluation and emulation of their devices.                                                                    |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HCMOS                | High-density complementary metal oxide semiconductor. A semiconductor technology chosen for its low power consumption and good noise immunity.                                          |
| I <sup>2</sup> C bus | The l <sup>2</sup> C bus is a two wire, bidirectional serial communications protocol. $^{2}$ C bus is a proprietary Philips interface bus.                                              |
| I/O                  | Input/output; used to describe a bidirectional pin or function.                                                                                                                         |
| Input capture        | (IC) This is a function provided by the timing system, whereby an external event is 'captured' by storing the value of a counter at the instant the event is detected.                  |
| Interrupt            | This refers to an asynchronous external event and the handling of it by the MCU. The external event is detected by the MCU and causes a predetermined action to occur.                  |
| ĪRQ                  | Interrupt request. The overline indicates that this is an active-low signal format.                                                                                                     |
| K byte               | A kilo-byte (of memory); 1024 bytes.                                                                                                                                                    |
| LCD                  | Liquid crystal display.                                                                                                                                                                 |
| LSB                  | Least significant byte.                                                                                                                                                                 |
| M68HC11              | Motorola's family of advanced 8-bit MCUs.                                                                                                                                               |
| MCU                  | Microcontroller unit.                                                                                                                                                                   |
| MSB                  | Most significant byte.                                                                                                                                                                  |
| Nibble               | Half a byte; four bits.                                                                                                                                                                 |
| NRZ                  | Non-return to zero.                                                                                                                                                                     |
| Opcode               | The opcode is a byte which identifies the particular instruction and operating mode to the CPU. See also: prebyte, operand.                                                             |
| Operand              | The operand is a byte containing information the CPU needs to execute a particular instruction. There may be from 0 to 3 operands associated with an opcode. See also: opcode, prebyte. |
| Output compare       | (OC) This is a function provided by the timing system, whereby an external event is generated when an internal counter value matches a predefined value.                                |
| PLCC                 | Plastic leaded chip carrier package.                                                                                                                                                    |
| PLL                  | Phase-locked loop circuit. This provides a method of frequency multiplication, to enable the use of a low frequency crystal in a high frequency circuit.                                |
| Prebyte              | This byte is sometimes required to qualify an opcode, in order to fully specify a particular instruction. See also: opcode, operand.                                                    |

| Pull-down, pull-up | These terms refer to resistors, sometimes internal to the device, which are permanently connected to either ground or $V_{\mbox{DD}}.$                                                        |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWM                | Pulse width modulation. This term is used to describe a technique where the width of the high and low periods of a waveform is varied, usually to enable a representation of an analog value. |
| QFP                | Quad flat pack package.                                                                                                                                                                       |
| RAM                | Random access memory. Fast read and write, but contents are lost when the power is removed.                                                                                                   |
| RFI                | Radio frequency interference.                                                                                                                                                                 |
| RTI                | Real-time interrupt.                                                                                                                                                                          |
| ROM                | Read-only memory. This type of memory is programmed during device manufacture and cannot subsequently be altered.                                                                             |
| RS-232C            | A standard serial communications protocol.                                                                                                                                                    |
| SAR                | Successive approximation register.                                                                                                                                                            |
| SCI                | Serial communications interface.                                                                                                                                                              |
| Set                | '1' — the logic one state; the opposite of 'clear'.                                                                                                                                           |
| Silicon glen       | An area in the central belt of Scotland, so called because of the concentration of semiconductor manufacturers and users found there.                                                         |
| Single chip mode   | In this mode the device functions as a self contained unit, requiring only I/O devices to complete a system.                                                                                  |
| SPI                | Serial peripheral interface.                                                                                                                                                                  |
| Test mode          | This mode is intended for factory testing.                                                                                                                                                    |
| TTL                | Transistor-transistor logic.                                                                                                                                                                  |
| UART               | Universal asynchronous receiver transmitter.                                                                                                                                                  |
| VCO                | Voltage controlled oscillator.                                                                                                                                                                |
| Watchdog           | see 'COP'.                                                                                                                                                                                    |
| Wired-OR           | A means of connecting outputs together such that the resulting composite output state is the logical OR of the state of the individual outputs.                                               |
| Word               | Two bytes; 16 bits.                                                                                                                                                                           |
| XIRQ               | Non-maskable interrupt request. The overline indicates that this has an active-low signal format.                                                                                             |

THIS PAGE LEFT BLANK INTENTIONALLY

### INDEX

In this index numeric entries are placed first; page references in *italics* indicate that the reference is to a figure.

4XCLK 2-9, 2-10

### A

A/D 11-1 accuracy of conversion 6-6 ADCTL - A/D control and status reg. 11-8 ADR1-ADR4 — A/D converter results reg. 11-10 block diagram 11-2 channels 11-7, 11-9 charge pump 11-3 clocks 11-4 conversion 11-3, 11-4, 11-5, 11-8 input pin 11-3 multiple-channel operation 11-8, 11-9 multiplexer 11-3, 11-7 OPTION — System configuration options reg. 1 11-5 overview 11-2 pins 11-1 reset 5-9 single-channel operation 11-7 STOP mode 11-10 synchronisation 11-4 WAIT mode 11-10 accumulators 3-2 ADCTL - A/D control and status reg. 11-8 addressing modes 3-7 address-mark wakeup 7-4 ADPU - bit in OPTION 11-6 ADR1-ADR4 — A/D converter results reg. 11-10 analog-to-digital converter - see A/D AUTO - bit in PLLCR 2-9

### В

baud rates bootloader 4-2 SCI 7-6 BCS - bit in PLLCR 2-9 block diagrams A/D 11-2

MC68HC(7)11PA8 1-3 PLL 2-6 pulse accumulator 10-21 SCI 7-3 SCI baud rate 7-1 SPI 9-2 timer 10-5 timer clock divider chains 10-3 bootloader 4-2, 4-5, 4-6 BPPUE - bit in PPAR 6-10 BPROT — Block protect reg. 4-20 BPRT[5:0] - bits in BPROT 4-20 BRST - bit in SCBDH 7-6 BSPL - bit in SCBDH 7-6 BTST - bit in SCBDH 7-6 BULKP - bit in BPROT 4-20 BWC - bit in PLLCR 2-10 bypassing 2-2, 2-7 BYTE - bit in PPROG 4-25

### С

C-bit in CCR 3-5 CCF - bit in ADCTL 11-8 CCR - condition code reg. 3-4 CD-CA - bits in ADCTL 11-9 CFORC — Timer compare force reg. 10-10 charge pump, A/D 11-3 CLK4X - bit in CONFIG 4-13 clock monitor 5-3, 5-5 clocks 4XCLK 2-9, 2-10 A/D 11-4 CMOS compatible 2-3 E 2-3, 4-19 monitor reset 5-3, 5-5 SPI 9-4 stretching 4-18 timer divider chains 10-3 CME - bit in OPTION 5-5 coherency, timer 10-10 CONFIG — System configuration reg. 4-12 programming 4-27

configuration 4-12 conversion. A/D 11-3, 11-4, 11-5 COP 10-2, 10-20 CONFIG - Configuration control reg. 5-5 COPRST — Arm/reset COP timer circuitry reg. 5-3 enable 5-6 OPTION - System configuration options reg. 1 5-4 rates 5-2, 5-5 reset 5-2, 5-3, 5-9 timeout 5-2 COPRST — Arm/reset COP timer circuitry reg. 5-3 corruption of A/D 6-6 of memory 2-3 CPHA - bit in SPCR 9-3, 9-4, 9-7 CPOL - bit in SPCR 9-7 CPU accumulators (A, B and D) 3-2 architecture 3-1 CCR - condition code reg. 3-4 index registers (IX, IY) 3-2 program counter (PC) 3-4 programming model 3-1 registers 3-1 reset 5-7 CR[1:0] - bits in OPTION 5-5 CSEL - bit in OPTION 11-6 CWOM - bit in OPT2 6-11

### D

DAC 11-3 data format, SCI 7-2 data types 3-6 DDA[7:0] - bits in DDRA 6-2 DDB[7:0] - bits in DDRB 6-3 DDC[7:0] - bits in DDRC 6-4 DDD[5:0] - bits in DDRD 6-5 DDF[7:0] - bits in DDRF 6-7 DDG[7:0] - bits in DDRG 6-8 DDRA - Data direction reg. for port A 6-2 DDRB - Data direction reg. for port B 6-3 DDRC — Data direction reg. for port C 6-4 DDRD — Data direction reg. for port D 6-5 DDRF — Data direction reg. for port F 6-7 DDRG — Data direction reg. for port G 6-8 development tools C-1 DIR - direct addressing mode 3-7 DLY - bit in OPTION 4-17 mask option 4-17 DWOM - bit in SPCR 9-6

### E

E clock pin 2-5 EDGxA and EDGxB - bits in TCTL2 10-7 EELAT - bit in PPROG 4-25 EEON - bit in CONFIG 4-13 EEPGM - bit in PPROG 4-25 EEPROM 4-24-4-27 erased state (\$FF) 4-24 erasing 4-26-4-27 PPROG — EEPROM programming control reg. 4-24 security 4-28 EEx - bits in INIT2 4-15 ELAT - bit in EPROG 4-22 EPGM - bit in EPROG 4-23 EPROG — EPROM programming control reg. 4-22 EPROM 4-6, 4-22-4-24 device 1-1 EPROG — EPROM programming control reg. 4-22 erased state (\$FF) 4-22 programming 4-23 ERASE - bit in PPROG 4-25 erased state EEPROM (\$FF) 4-24 EPROM (\$FF) 4-22 error detection, SCI 7-5 ESD protection A-1 EVEN - bit in PPROG 4-24 event counter - see pulse accumulator EVS - Evaluation system C-1 EXCOL - bit in EPROG 4-23 EXROW - bit in EPROG 4-23 EXT4X - bit in OPT2 4-19 EXTAL pin 2-3 EXTALi 2-6

### F

FCME - bit in OPTION 5-5 FE - bit in SCSR1 7-11 FOC[1:5] - bits in CFORC 10-11 FPPUE - bit in PPAR 6-10 free-running counter 10-1

### G

GPPUE - bit in PPAR 6-10

### Η

H-bit in CCR 3-6 HPPUE - bit in PPAR 6-10 HPRIO — Highest priority I-bit interrupt & misc. reg. 4-11

I/O, on reset 5-8 I<sup>2</sup>C bus 8-1 arbitration 8-5 clock synchronization 8-5

configuration 8-2 data transfer 8-4 handshaking 8-6 MADR — I<sup>2</sup>C bus address register 8-7 MCR — I<sup>2</sup>C bus control register 8-8 MDR — I<sup>2</sup>C bus data register 8-10 MFDR — I<sup>2</sup>C bus frequency divider register 8-7 MSR — I<sup>2</sup>C bus status register 8-9 programming considerations 8-11 protocol 8-2 repeated START signal 8-5 reset 5-9 SCL 8-4, 8-5 SDA 8-4 slave address transmission 8-4 START signal 8-4 STOP signal 8-4 I4/05 - bit in PACTL 10-8, 10-22 I4/O5F - bit in TFLG1 10-14 I4/O5I - bit in TMSK1 10-13 I-bit in CCR 3-5, 5-15 IC1F-IC3F - bits in TFLG1 10-14 IC1I-IC3I - bits in TMSK1 10-13 IDLE - bit in SCSR1 7-10 idle-line wakeup 7-4 ILIE - bit in SCCR2 7-9 illegal opcode trap 5-15 ILT - bit in SCCR1 7-8 IMM - immediate addressing mode 3-7 IND, X/Y - indexed addressing modes 3-8 index registers (IX, IY) 3-2 INH - inherent addressing mode 3-8 INIT - RAM and I/O mapping reg. 4-14 initialization 4-12 input capture 10-6 instruction set 3-8 internal oscillator 4-16, 11-4, 11-5, A-16 interrupts I-bit 3-5, 5-15 illegal opcode trap 5-15 IRQ 2-12 maskable 5-16 multiple sources 2-12 non-maskable 5-15 priorities 5-10 priority resolution 5-20 SCI 5-23, 7-14 sensitivity 2-12 stacking 5-14 SWI 5-15 triggering 2-12 types 5-14 vectors 5-13 wired-OR 2-12 X-bit 3-6, 5-15 XIRQ 2-12, 5-15 IRQ pin 2-12 IRQE - bit in OPTION 4-16 IRVNE - bit in OPT2 4-19

### J

junction temperature, chip A-1

LCD driver interface 9-1 LIR pin 2-13 LIRDV - bit in OPT2 4-18 LOOPS - bit in SCCR1 7-7 low power modes RAM 4-5 stand-by connections 2-13 stand-by voltage 2-13 STOP 5-17 WAIT 5-16 low voltage inhibit circuit 2-3 LSBF - bit in OPT2 9-10 LVI 2-3

## M

M - bit in SCCR1 7-8 MAAS - bit in MSR 8-9 MADR — I<sup>2</sup>C bus address register 8-7 MADR[7:1] - bits in MADR 8-7 MAL - bit in MAL 8-9 mask options 1-2 oscillator buffer type 2-4 PLL crystal frequency 2-7 security 4-28 stabilization delay timing 4-17 state of SYNR on reset 2-11 maximum ratings A-1 MBB - bit in MSR 8-9 MBC[4:0] - bits in MFDR 8-7 MBE - bit in EPROG 4-22 MBSP - bit in CONFIG 8-6 M-bus — see I<sup>2</sup>C bus MC68HC711PA8 1-1 MCF - bit in MSR 8-9 MCR — I<sup>2</sup>C bus control register 8-8 MCS - bit in PLLCR 2-10 MDA - bit in HPRIO 4-11 MDR — I<sup>2</sup>C bus data register 8-10 memory corruption of 2-3 EEPROM 4-24-4-27 EPROM 4-6, 4-22-4-24 map 4-4 mapping 4-4, 4-14-4-15 protection 4-20, 4-28 RAM 4-5 RAM stand-by connections 2-13 register map 4-6 ROM 4-6 stretch external access 4-18

memory map, on reset 5-7 MEN - bit in MCR 8-8 MFDR — I<sup>2</sup>C bus frequency divider register 8-7 MIEN - bit in MCR 8-8 MIF - bit in MSR 8-10 MISO 9-4 MODA/LIR pin 2-13 MODB/VSTBY pin 2-13 MODF - bit in SPSR 9-8 MOSI 9-4  $MSR - I^2C$  bus status register 8-9 MSTA - bit in MCR 8-8 MSTR - bit in SPCR 9-5, 9-6 MTX - bit in MCR 8-8 MULT - bit in ADCTL 11-9 multiplexer, A/D 11-3, 11-7 multiplication factor, PLL 2-11

## Ν

N-bit in CCR 3-5 NF - bit in SCSR1 7-11 NMI 2-12, 5-15 NOCOP - bit in CONFIG 5-6 noise 2-2, 2-5, 2-7 non-maskable interrupt 2-12 NOSEC - bit in CONFIG 4-29

## 0

OC1D — Output compare 1 data reg. 10-11 OC1D[7:3] - bits in OC1D 10-11 OC1F-OC4F - bits in TFLG1 10-14 OC1I-OC4I - bits in TMSK1 10-13 OC1M — Output compare 1 mask reg. 10-11 OC1M[7:3] - bits in OC1M 10-11 ODD - bit in PPROG 4-24 OL[2:5] - bits in TCTL1 10-12 OM[2:5] - bits in TCTL1 10-12 operating modes 4-1 baud rates 4-2 bootstrap 4-2 expanded 4-1 HPRIO register 4-11 selection of 2-13, 4-10 single chip 4-1 STOP 4-5, 5-17 test 4-2 VSTBY 4-5 WAIT 5-16 OPT2 — System configuration options reg. 2 4-18 OPTION — System configuration options reg. 1 5-4, 11-5 OR - bit in SCSR1 7-11 ordering information B-4 oscillator 2-3 connections 2-4 output compare 10-9

overflow bit in CCR 3-5

### Ρ

packages options 2-1, B-1 thermal characteristics A-1 PACNT — Pulse accumulator count reg. 10-23 PACTL - Pulse accumulator control reg. 10-22 PAEN - bit in PACTL 10-22 PAIF - bit in TFLG2 10-24 PAII - bit in TMSK2 10-24 PAMOD - bit in PACTL 10-22 PAOVF - bit in TFLG2 10-23 PAOVI - bit in TMSK2 10-23 PAREN - bit in CONFIG 6-12 PE - bit in SCCR1 7-8 PEDGE - bit in PACTL 10-22 PF - bit in SCSR1 7-11 phase-locked loop - see PLL pins E clock 2-5 EXTAL 2-3 **IRQ** 2-12 **LIR** 2-13 MODA/LIR 2-13 MODB/VSTBY 2-13 OC1, special features 10-4, 10-9 R/W 2-13 **RESET** 2-3, 5-2 VDD, VSS 2-2 VDDSYN 2-6 **VPPE 2-12** VRH, VRL 2-13 VSTBY 2-13 XFC 2-6 XIRQ/VPPE 2-12 XOUT 4-13 XTAL 2-3 PLL 2-6 bandwidth 2-7 block diagram 2-6 changing frequency 2-8 crystal frequency mask option 2-7 maximum frequency 2-7 multiplication factor 2-11 PLLCR — PLL control reg. 2-9 synchronisation 2-8 SYNR — Synthesizer program reg. 2-11 VCOOUT 2-9 PLLCR — PLL control reg. 2-9 PLLON - bit in PLLCR 2-9 POR 5-1 stabilization delay 5-1 PORTA - Port A data register 6-2 PORTB - Port B data register 6-3 PORTC - Port C data register 6-4 PORTD — Port D data register 6-5 PORTE — Port E data register 6-6

PORTF - Port F data register 6-7 PORTG — Port G data register 6-8 ports A (Timer) 2-14, 6-2 B (A[15:8]) 2-14 B (ADDR[15:8]) 6-3 C (D[7:0]) 2-15 C (DATA[7:0]) 6-4 D (SCI, SPI/I<sup>2</sup>C bus) 2-16, 6-5 DDRA — Data direction reg. for port A 6-2 DDRB — Data direction reg. for port B 6-3 DDRC — Data direction reg. for port C 6-4 DDRD — Data direction reg. for port D 6-5 DDRF — Data direction reg. for port F 6-7 DDRG - Data direction reg. for port G 6-8 E (A/D, I<sup>2</sup>C bus) 2-16, 6-6 F (A[7:0]) 2-17 F (ADDR[7:0]) 6-7 G(R/W) 2-17, 6-8 PORTA - Port A data register 6-2 PORTB - Port B data register 6-3 PORTC — Port C data register 6-4 PORTD - Port D data register 6-5 PORTE - Port E data register 6-6 PORTF - Port F data register 6-7 PORTG - Port G data register 6-8 signals 2-14 power-on reset - see POR PPAR - Port pull-up assignment reg. 6-10 PPROG — EEPROM programming control reg. 4-24 PR[1:0] - bits in TMSK2 4-21, 10-15 prebyte 3-7 priorities, resets and interrupts 5-10, 5-11 program counter (PC) 3-4 programming CONFIG 4-27 EEPROM 4-24 EPROM 4-23 protection of memory 4-20, 4-28 registers 4-10 PSEL[4:0] - bits in HPRIO 5-11 PT - bit in SCCR1 7-8 PTCON - bit in BPROT 4-20 pull-ups 6-10 pulse accumulator 10-1, 10-20 block diagram 10-21 PACNT — Pulse accumulator count reg. 10-23 PACTL — Pulse accumulator control reg. 10-22 reset 5-8 TFLG2 — Timer interrupt flag 2 reg. 10-23 TMSK2 — Timer interrupt mask 2 reg. 10-23

### R

R/T[7:0] - bits in SCDRL 7-12 R/W pin 2-13 R8 - bit in SCDRH 7-12 RAF - bit in SCSR2 7-12 RAM 4-5 data retention 4-5 security 4-28 RAM[3:0] - bits in INIT 4-14 ratiometric conversions 11-4 RBOOT - bit in HPRIO 4-11 RDRF - bit in SCSR1 7-10 RE - bit in SCCR2 7-9 real-time interrupt - see RTI receiver flags, SCI 7-13 REG[3:0] - bits in INIT 4-14 REL - relative addressing mode 3-8 RESET pin 2-3 resets circuit 2-3 clock monitor 5-3, 5-5 COP 5-2, 5-3 effect on A/D 5-9 effect on COP 5-9 effect on CPU 5-7 effect on I/O 5-8 effect on I<sup>2</sup>C bus 5-9 effect on memory map 5-7 effect on pulse accumulator 5-8 effect on RTI 5-8 effect on SCI 5-9 effect on SPI 5-9 effect on system 5-9 effect on timer 5-8 effects of 5-7 external 5-2 HPRIO — Highest priority I-bit interrupt and misc. reg. 5-11 power-on, POR 5-1 priorities 5-10 processing flow 5-18 RESET pin 5-2 vectors 5-7. 5-13 resetting the COP watchdog 5-3 RFI 2-5 RIE - bit in SCCR2 7-9 ROM 4-6 ROMAD - bit in CONFIG 4-12 ROMON - bit in CONFIG 4-13 ROW - bit in PPROG 4-25 RTI 10-2, 10-17 PACTL - Pulse accumulator control reg. 10-19 rates 10-17 reset 5-8 TFLG2 — Timer interrupt flag reg. 2 10-18 TMSK2 — Timer interrupt mask reg. 2 10-17 RTIF - bit in TFLG2 10-18 RTII - bit in TMSK2 10-18 RTR[1:0] - bits in PACTL 10-19 RWU - bit in SCCR2 7-4, 7-9 RXAK - bit in MSR 8-10

### S

S-bit in CCR 3-6 SBK - bit in SCCR2 7-9 SBR[12:0] - bits in SCBDH/L 7-6 SCAN - bit in ADCTL 11-8 SCBDH, SCBDL - SCI baud rate control reg. 7-6 SCCR1 - SCI control reg. 1 7-7 SCCR2 - SCI control reg. 2 7-9 SCDRH, SCDRL - SCI data high/low reg. 7-12 SCI 7-1 baud rate 7-1, 7-6 block diagram 7-3 data format 7-2 error detection 7-5 interrupt source resolution 5-23, 7-14 pins 7-1 receive operation 7-2 reset 5-9 SCBDH, SCBDL - SCI baud rate control reg. 7-6 SCCR1 - SCI control reg. 1 7-7 SCCR2 - SCI control reg. 2 7-9 SCDRH, SCDRL - SCI data high/low reg. 7-12 SCSR1 - SCI status reg. 1 7-10 SCSR2 - SCI status reg. 2 7-12 status flags 7-13 transmit operation 7-2 wakeup 7-4 SCK 9-4 SCL 8-4, 8-5 SCSR1 — SCI status reg. 1 7-10 SCSR2 — SCI status reg. 2 7-12 SDA 8-4 security 4-28 mask option 4-28 NOSEC bit 4-29 sensitivity, of interrupts 2-12, 4-16, 4-20, 6-12 serial communications interface - see SCI serial peripheral interface - see SPI slave select (SS) 9-4 slow memory 4-18 SMOD - bit in HPRIO 4-11 software interrupt (SWI) 5-15 SPCR — Serial peripheral control reg. 9-6 SPDR — SPI data reg. 9-9 SPE - bit in SPCR 9-6 SPI 9-1 block diagram 9-2 buffering 9-1, 9-9 clock phase 9-3 clock polarity 9-7 clock rate 9-4, 9-7 errors 9-5 master mode 9-6 MISO 9-4 MOSI 9-4 OPT2 — System configuration options reg. 2 9-9 pins 9-1 polarity 9-3 reset 5-9

SCK 9-4 signals 9-3 SPCR — Serial peripheral control reg. 9-6 SPDR — SPI data reg. 9-9 SPSR — Serial peripheral status reg. 9-8 **SS** 9-4 transfer formats 9-2. 9-3 SPIE - bit in SPCR 9-5, 9-6 SPIF - bit in SPSR 9-8 SPR1 and SPR0 - bits in SPCR 9-7 SPR2 - bit in OPT2 9-10 SPSR — Serial peripheral status reg. 9-8 SRW - bit in MSR 8-10 stack pointer (SP) 3-2 stacking operations 3-3 stand-by voltage 2-13 status flags, SCI 7-13 STOP mode 4-5, 5-17 disabling 3-6 stabilization delay 4-17 STRCH - bit in OPT2 4-18 stretch, external access 4-18 SWI 5-15 synchronisation, A/D 11-4 SYNR — Synthesizer program reg. 2-11 SYNX[1:0] - bits in SYNR 2-11 SYNY[5:0] - bits in SYNR 2-11 system reset 5-9

### Т

T8 - bit in SCDRH 7-12 TC - bit in SCSR1 7-10 TCIE - bit in SCCR2 7-9 TCNT — Timer counter reg. 10-12 TCTL1 — Timer control reg. 1 10-12 TCTL2 — Timer control reg. 2 10-7 TDRE - bit in SCSR1 7-10 TE - bit in SCCR2 7-9 test methods A-3 TFLG1 — Timer interrupt flag reg. 1 10-14 TFLG2 — Timer interrupt flag reg. 2 10-16 TI4/O5 — Timer input capture 4/output compare 5 reg. 10-8 TIC1-TIC3 — Timer input capture reg. 10-8 TIE - bit in SCCR2 7-9 time accumulation - see pulse accumulator timer 10-1 block diagram 10-5 CFORC — Timer compare force reg. 10-10 clock divider chains 10-3 coherency 10-10 COP 10-20 free-running counter 10-1 input capture 10-6 OC1, special features 10-4, 10-9 OC1D — Output compare 1 data reg. 10-11 OC1M — Output compare 1 mask reg. 10-11 output compare 10-9 pins 10-4

prescaler 10-1 reset 5-8 TCNT — Timer counter reg. 10-12 TCTL1 — Timer control reg. 1 10-12 TCTL2 — Timer control reg. 2 10-7 TFLG1 — Timer interrupt flag reg. 1 10-14 TFLG2 — Timer interrupt flag reg. 2 10-16 TI4/O5 — Timer input capture 4/output compare 5 reg. 10-8 TIC1-TIC3 — Timer input capture reg. 10-8 TMSK1 — Timer interrupt mask reg. 1 10-13 TMSK2 - Timer interrupt mask reg. 2 4-21, 10-15 TOC1-TOC4 — Timer output compare reg. 10-10 TMSK1 — Timer interrupt mask reg. 1 10-13 TMSK2 — Timer interrupt mask reg. 2 4-21, 10-15 TOC1-TOC4 — Timer output compare reg. 10-10 TOF - bit in TFLG2 10-16, 10-18 TOI - bit in TMSK2 10-15 TRXD[7:0] - bits in MSR 8-10 TXAK - bit in MCR 8-8

## U

UART 7-1

## V

V-bit in CCR 3-5 VCOOUT 2-9 VCOT - bit in PLLCR 2-10 VDD pin 2-2 VDDSYN pin 2-6 vectors interrupt 5-13 reset 5-7, 5-13 VPPE pin 2-12 VRH, VRL pins 2-13 VSS pin 2-2 VSTBY pin 2-13

### W

WAIT mode 2-10, 5-16 WAKE - bit in SCCR1 7-8 wakeup, SCI 7-4 watchdog - see COP WCOL - bit in SPSR 9-8 WEN - bit in PLLCR 2-10 wired-OR 2-12, 2-16, 4-2, 6-11 WOMS - bit in SCCR1 7-7

### Х

X-bit in CCR 3-6, 5-15 XFC pin 2-6 XIRQ 5-15 XIRQ/VPPE 2-12 XOUT pin 4-13 xPPUE - bits in PPAR 6-10 XTAL pin 2-3

## Ζ

Z-bit in CCR 3-5

THIS PAGE LEFT BLANK INTENTIONALLY

| 1  | INTRODUCTION                             |
|----|------------------------------------------|
| 2  | PIN DESCRIPTIONS                         |
| 3  | CPU CORE AND INSTRUCTION SET             |
| 4  | OPERATING MODES AND ON-CHIP MEMORY       |
| 5  | RESETS AND INTERRUPTS                    |
| 6  | PARALLEL INPUT/OUTPUT                    |
| 7  | SERIAL COMMUNICATIONS INTERFACE          |
| 8  | I <sup>2</sup> C BUS                     |
| 9  | SERIAL PERIPHERAL INTERFACE              |
| 10 | TIMING SYSTEM                            |
| 11 | ANALOG-TO-DIGITAL CONVERTER              |
| Α  | ELECTRICAL SPECIFICATIONS                |
| Β  | MECHANICAL DATA AND ORDERING INFORMATION |
| С  | DEVELOPMENT SUPPORT                      |

| 1  | INTRODUCTION                             |
|----|------------------------------------------|
| 2  | PIN DESCRIPTIONS                         |
| 3  | CPU CORE AND INSTRUCTION SET             |
| 4  | OPERATING MODES AND ON-CHIP MEMORY       |
| 5  | RESETS AND INTERRUPTS                    |
| 6  | PARALLEL INPUT/OUTPUT                    |
| 7  | SERIAL COMMUNICATIONS INTERFACE          |
| 8  | I <sup>2</sup> C BUS                     |
| 9  | SERIAL PERIPHERAL INTERFACE              |
| 10 | TIMING SYSTEM                            |
| 11 | ANALOG-TO-DIGITAL CONVERTER              |
| Α  | ELECTRICAL SPECIFICATIONS                |
| Β  | MECHANICAL DATA AND ORDERING INFORMATION |
| С  | DEVELOPMENT SUPPORT                      |
|    |                                          |

How to reach us: Mfax<sup>™</sup>: RMFAX0@email.sps.mot.com – TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com USA/EUROPE: Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217. 303-675-2140 JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 81-3-3521-8315 HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

